52531ce0fbfb3a62c7577d338d947631a71f5511
[openwrt.git] / target / linux / ar71xx / files / arch / mips / include / asm / mach-ar71xx / ar71xx.h
1 /*
2 * Atheros AR71xx SoC specific definitions
3 *
4 * Copyright (C) 2008-2009 Gabor Juhos <juhosg@openwrt.org>
5 * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
6 *
7 * Parts of this file are based on Atheros' 2.6.15 BSP
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License version 2 as published
11 * by the Free Software Foundation.
12 */
13
14 #ifndef __ASM_MACH_AR71XX_H
15 #define __ASM_MACH_AR71XX_H
16
17 #include <linux/types.h>
18 #include <linux/init.h>
19 #include <linux/io.h>
20 #include <linux/bitops.h>
21
22 #ifndef __ASSEMBLER__
23
24 #define AR71XX_PCI_MEM_BASE 0x10000000
25 #define AR71XX_PCI_MEM_SIZE 0x08000000
26 #define AR71XX_APB_BASE 0x18000000
27 #define AR71XX_GE0_BASE 0x19000000
28 #define AR71XX_GE0_SIZE 0x01000000
29 #define AR71XX_GE1_BASE 0x1a000000
30 #define AR71XX_GE1_SIZE 0x01000000
31 #define AR71XX_EHCI_BASE 0x1b000000
32 #define AR71XX_EHCI_SIZE 0x01000000
33 #define AR71XX_OHCI_BASE 0x1c000000
34 #define AR71XX_OHCI_SIZE 0x01000000
35 #define AR71XX_SPI_BASE 0x1f000000
36 #define AR71XX_SPI_SIZE 0x01000000
37
38 #define AR71XX_DDR_CTRL_BASE (AR71XX_APB_BASE + 0x00000000)
39 #define AR71XX_DDR_CTRL_SIZE 0x10000
40 #define AR71XX_CPU_BASE (AR71XX_APB_BASE + 0x00010000)
41 #define AR71XX_UART_BASE (AR71XX_APB_BASE + 0x00020000)
42 #define AR71XX_UART_SIZE 0x10000
43 #define AR71XX_USB_CTRL_BASE (AR71XX_APB_BASE + 0x00030000)
44 #define AR71XX_USB_CTRL_SIZE 0x10000
45 #define AR71XX_GPIO_BASE (AR71XX_APB_BASE + 0x00040000)
46 #define AR71XX_GPIO_SIZE 0x10000
47 #define AR71XX_PLL_BASE (AR71XX_APB_BASE + 0x00050000)
48 #define AR71XX_PLL_SIZE 0x10000
49 #define AR71XX_RESET_BASE (AR71XX_APB_BASE + 0x00060000)
50 #define AR71XX_RESET_SIZE 0x10000
51 #define AR71XX_MII_BASE (AR71XX_APB_BASE + 0x00070000)
52 #define AR71XX_MII_SIZE 0x10000
53 #define AR71XX_SLIC_BASE (AR71XX_APB_BASE + 0x00090000)
54 #define AR71XX_SLIC_SIZE 0x10000
55 #define AR71XX_DMA_BASE (AR71XX_APB_BASE + 0x000A0000)
56 #define AR71XX_DMA_SIZE 0x10000
57 #define AR71XX_STEREO_BASE (AR71XX_APB_BASE + 0x000B0000)
58 #define AR71XX_STEREO_SIZE 0x10000
59 #define AR91XX_WMAC_BASE (AR71XX_APB_BASE + 0x000C0000)
60 #define AR91XX_WMAC_SIZE 0x30000
61
62 #define AR71XX_MEM_SIZE_MIN 0x0200000
63 #define AR71XX_MEM_SIZE_MAX 0x8000000
64
65 #define AR71XX_CPU_IRQ_BASE 0
66 #define AR71XX_MISC_IRQ_BASE 8
67 #define AR71XX_MISC_IRQ_COUNT 8
68 #define AR71XX_GPIO_IRQ_BASE 16
69 #define AR71XX_GPIO_IRQ_COUNT 16
70 #define AR71XX_PCI_IRQ_BASE 32
71 #define AR71XX_PCI_IRQ_COUNT 4
72
73 #define AR71XX_CPU_IRQ_PCI (AR71XX_CPU_IRQ_BASE + 2)
74 #define AR71XX_CPU_IRQ_WMAC (AR71XX_CPU_IRQ_BASE + 2)
75 #define AR71XX_CPU_IRQ_USB (AR71XX_CPU_IRQ_BASE + 3)
76 #define AR71XX_CPU_IRQ_GE0 (AR71XX_CPU_IRQ_BASE + 4)
77 #define AR71XX_CPU_IRQ_GE1 (AR71XX_CPU_IRQ_BASE + 5)
78 #define AR71XX_CPU_IRQ_MISC (AR71XX_CPU_IRQ_BASE + 6)
79 #define AR71XX_CPU_IRQ_TIMER (AR71XX_CPU_IRQ_BASE + 7)
80
81 #define AR71XX_MISC_IRQ_TIMER (AR71XX_MISC_IRQ_BASE + 0)
82 #define AR71XX_MISC_IRQ_ERROR (AR71XX_MISC_IRQ_BASE + 1)
83 #define AR71XX_MISC_IRQ_GPIO (AR71XX_MISC_IRQ_BASE + 2)
84 #define AR71XX_MISC_IRQ_UART (AR71XX_MISC_IRQ_BASE + 3)
85 #define AR71XX_MISC_IRQ_WDOG (AR71XX_MISC_IRQ_BASE + 4)
86 #define AR71XX_MISC_IRQ_PERFC (AR71XX_MISC_IRQ_BASE + 5)
87 #define AR71XX_MISC_IRQ_OHCI (AR71XX_MISC_IRQ_BASE + 6)
88 #define AR71XX_MISC_IRQ_DMA (AR71XX_MISC_IRQ_BASE + 7)
89
90 #define AR71XX_GPIO_IRQ(_x) (AR71XX_GPIO_IRQ_BASE + (_x))
91
92 #define AR71XX_PCI_IRQ_DEV0 (AR71XX_PCI_IRQ_BASE + 0)
93 #define AR71XX_PCI_IRQ_DEV1 (AR71XX_PCI_IRQ_BASE + 1)
94 #define AR71XX_PCI_IRQ_DEV2 (AR71XX_PCI_IRQ_BASE + 2)
95 #define AR71XX_PCI_IRQ_CORE (AR71XX_PCI_IRQ_BASE + 3)
96
97 extern u32 ar71xx_ahb_freq;
98 extern u32 ar71xx_cpu_freq;
99 extern u32 ar71xx_ddr_freq;
100
101 enum ar71xx_soc_type {
102 AR71XX_SOC_UNKNOWN,
103 AR71XX_SOC_AR7130,
104 AR71XX_SOC_AR7141,
105 AR71XX_SOC_AR7161,
106 AR71XX_SOC_AR9130,
107 AR71XX_SOC_AR9132
108 };
109
110 extern enum ar71xx_soc_type ar71xx_soc;
111
112 extern unsigned long ar71xx_mach_type;
113
114 #define AR71XX_MACH_GENERIC 0
115 #define AR71XX_MACH_WP543 1 /* Compex WP543 */
116 #define AR71XX_MACH_RB_411 2 /* MikroTik RouterBOARD 411/411A/411AH */
117 #define AR71XX_MACH_RB_433 3 /* MikroTik RouterBOARD 433/433AH */
118 #define AR71XX_MACH_RB_450 4 /* MikroTik RouterBOARD 450 */
119 #define AR71XX_MACH_RB_493 5 /* Mikrotik RouterBOARD 493/493AH */
120 #define AR71XX_MACH_AW_NR580 6 /* AzureWave AW-NR580 */
121 #define AR71XX_MACH_AP83 7 /* Atheros AP83 */
122 #define AR71XX_MACH_TEW_632BRP 8 /* TRENDnet TEW-632BRP */
123 #define AR71XX_MACH_UBNT_RS 9 /* Ubiquiti RouterStation */
124 #define AR71XX_MACH_UBNT_LSX 10 /* Ubiquiti LSX */
125 #define AR71XX_MACH_WNR2000 11 /* NETGEAR WNR2000 */
126 #define AR71XX_MACH_PB42 12 /* Atheros PB42 */
127 #define AR71XX_MACH_MZK_W300NH 13 /* Planex MZK-W300NH */
128 #define AR71XX_MACH_MZK_W04NU 14 /* Planex MZK-W04NU */
129 #define AR71XX_MACH_UBNT_LSSR71 15 /* Ubiquiti LS-SR71 */
130 #define AR71XX_MACH_TL_WR941ND 16 /* TP-LINK TL-WR941ND */
131 #define AR71XX_MACH_UBNT_RSPRO 17 /* Ubiquiti RouterStation Pro */
132 #define AR71XX_MACH_AP81 18 /* Atheros AP81 */
133
134 /*
135 * PLL block
136 */
137 #define AR71XX_PLL_REG_CPU_CONFIG 0x00
138 #define AR71XX_PLL_REG_SEC_CONFIG 0x04
139 #define AR71XX_PLL_REG_ETH0_INT_CLOCK 0x10
140 #define AR71XX_PLL_REG_ETH1_INT_CLOCK 0x14
141
142 #define AR71XX_PLL_DIV_SHIFT 3
143 #define AR71XX_PLL_DIV_MASK 0x1f
144 #define AR71XX_CPU_DIV_SHIFT 16
145 #define AR71XX_CPU_DIV_MASK 0x3
146 #define AR71XX_DDR_DIV_SHIFT 18
147 #define AR71XX_DDR_DIV_MASK 0x3
148 #define AR71XX_AHB_DIV_SHIFT 20
149 #define AR71XX_AHB_DIV_MASK 0x7
150
151 #define AR71XX_ETH0_PLL_SHIFT 17
152 #define AR71XX_ETH1_PLL_SHIFT 19
153
154 #define AR91XX_PLL_REG_CPU_CONFIG 0x00
155 #define AR91XX_PLL_REG_ETH_CONFIG 0x04
156 #define AR91XX_PLL_REG_ETH0_INT_CLOCK 0x14
157 #define AR91XX_PLL_REG_ETH1_INT_CLOCK 0x18
158
159 #define AR91XX_PLL_DIV_SHIFT 0
160 #define AR91XX_PLL_DIV_MASK 0x3ff
161 #define AR91XX_DDR_DIV_SHIFT 22
162 #define AR91XX_DDR_DIV_MASK 0x3
163 #define AR91XX_AHB_DIV_SHIFT 19
164 #define AR91XX_AHB_DIV_MASK 0x1
165
166 #define AR91XX_ETH0_PLL_SHIFT 20
167 #define AR91XX_ETH1_PLL_SHIFT 22
168
169 extern void __iomem *ar71xx_pll_base;
170
171 static inline void ar71xx_pll_wr(unsigned reg, u32 val)
172 {
173 __raw_writel(val, ar71xx_pll_base + reg);
174 }
175
176 static inline u32 ar71xx_pll_rr(unsigned reg)
177 {
178 return __raw_readl(ar71xx_pll_base + reg);
179 }
180
181 /*
182 * USB_CONFIG block
183 */
184 #define USB_CTRL_REG_FLADJ 0x00
185 #define USB_CTRL_REG_CONFIG 0x04
186
187 extern void __iomem *ar71xx_usb_ctrl_base;
188
189 static inline void ar71xx_usb_ctrl_wr(unsigned reg, u32 val)
190 {
191 __raw_writel(val, ar71xx_usb_ctrl_base + reg);
192 }
193
194 static inline u32 ar71xx_usb_ctrl_rr(unsigned reg)
195 {
196 return __raw_readl(ar71xx_usb_ctrl_base + reg);
197 }
198
199 /*
200 * GPIO block
201 */
202 #define GPIO_REG_OE 0x00
203 #define GPIO_REG_IN 0x04
204 #define GPIO_REG_OUT 0x08
205 #define GPIO_REG_SET 0x0c
206 #define GPIO_REG_CLEAR 0x10
207 #define GPIO_REG_INT_MODE 0x14
208 #define GPIO_REG_INT_TYPE 0x18
209 #define GPIO_REG_INT_POLARITY 0x1c
210 #define GPIO_REG_INT_PENDING 0x20
211 #define GPIO_REG_INT_ENABLE 0x24
212 #define GPIO_REG_FUNC 0x28
213
214 #define GPIO_FUNC_STEREO_EN BIT(17)
215 #define GPIO_FUNC_SLIC_EN BIT(16)
216 #define GPIO_FUNC_SPI_CS2_EN BIT(13)
217 #define GPIO_FUNC_SPI_CS1_EN BIT(12)
218 #define GPIO_FUNC_UART_EN BIT(8)
219 #define GPIO_FUNC_USB_OC_EN BIT(4)
220 #define GPIO_FUNC_USB_CLK_EN BIT(0)
221
222 #define AR71XX_GPIO_COUNT 16
223 #define AR91XX_GPIO_COUNT 22
224
225 extern void __iomem *ar71xx_gpio_base;
226
227 static inline void ar71xx_gpio_wr(unsigned reg, u32 value)
228 {
229 __raw_writel(value, ar71xx_gpio_base + reg);
230 }
231
232 static inline u32 ar71xx_gpio_rr(unsigned reg)
233 {
234 return __raw_readl(ar71xx_gpio_base + reg);
235 }
236
237 extern void ar71xx_gpio_init(void) __init;
238 extern void ar71xx_gpio_function_enable(u32 mask);
239 extern void ar71xx_gpio_function_disable(u32 mask);
240
241 /*
242 * DDR_CTRL block
243 */
244 #define AR71XX_DDR_REG_PCI_WIN0 0x7c
245 #define AR71XX_DDR_REG_PCI_WIN1 0x80
246 #define AR71XX_DDR_REG_PCI_WIN2 0x84
247 #define AR71XX_DDR_REG_PCI_WIN3 0x88
248 #define AR71XX_DDR_REG_PCI_WIN4 0x8c
249 #define AR71XX_DDR_REG_PCI_WIN5 0x90
250 #define AR71XX_DDR_REG_PCI_WIN6 0x94
251 #define AR71XX_DDR_REG_PCI_WIN7 0x98
252 #define AR71XX_DDR_REG_FLUSH_GE0 0x9c
253 #define AR71XX_DDR_REG_FLUSH_GE1 0xa0
254 #define AR71XX_DDR_REG_FLUSH_USB 0xa4
255 #define AR71XX_DDR_REG_FLUSH_PCI 0xa8
256
257 #define AR91XX_DDR_REG_FLUSH_GE0 0x7c
258 #define AR91XX_DDR_REG_FLUSH_GE1 0x80
259 #define AR91XX_DDR_REG_FLUSH_USB 0x84
260 #define AR91XX_DDR_REG_FLUSH_WMAC 0x88
261
262 #define PCI_WIN0_OFFS 0x10000000
263 #define PCI_WIN1_OFFS 0x11000000
264 #define PCI_WIN2_OFFS 0x12000000
265 #define PCI_WIN3_OFFS 0x13000000
266 #define PCI_WIN4_OFFS 0x14000000
267 #define PCI_WIN5_OFFS 0x15000000
268 #define PCI_WIN6_OFFS 0x16000000
269 #define PCI_WIN7_OFFS 0x07000000
270
271 extern void __iomem *ar71xx_ddr_base;
272
273 static inline void ar71xx_ddr_wr(unsigned reg, u32 val)
274 {
275 __raw_writel(val, ar71xx_ddr_base + reg);
276 }
277
278 static inline u32 ar71xx_ddr_rr(unsigned reg)
279 {
280 return __raw_readl(ar71xx_ddr_base + reg);
281 }
282
283 extern void ar71xx_ddr_flush(u32 reg);
284
285 /*
286 * PCI block
287 */
288 #define AR71XX_PCI_CFG_BASE (AR71XX_PCI_MEM_BASE + PCI_WIN7_OFFS + 0x10000)
289 #define AR71XX_PCI_CFG_SIZE 0x100
290
291 #define PCI_REG_CRP_AD_CBE 0x00
292 #define PCI_REG_CRP_WRDATA 0x04
293 #define PCI_REG_CRP_RDDATA 0x08
294 #define PCI_REG_CFG_AD 0x0c
295 #define PCI_REG_CFG_CBE 0x10
296 #define PCI_REG_CFG_WRDATA 0x14
297 #define PCI_REG_CFG_RDDATA 0x18
298 #define PCI_REG_PCI_ERR 0x1c
299 #define PCI_REG_PCI_ERR_ADDR 0x20
300 #define PCI_REG_AHB_ERR 0x24
301 #define PCI_REG_AHB_ERR_ADDR 0x28
302
303 #define PCI_CRP_CMD_WRITE 0x00010000
304 #define PCI_CRP_CMD_READ 0x00000000
305 #define PCI_CFG_CMD_READ 0x0000000a
306 #define PCI_CFG_CMD_WRITE 0x0000000b
307
308 #define PCI_IDSEL_ADL_START 17
309
310 /*
311 * RESET block
312 */
313 #define AR71XX_RESET_REG_TIMER 0x00
314 #define AR71XX_RESET_REG_TIMER_RELOAD 0x04
315 #define AR71XX_RESET_REG_WDOG_CTRL 0x08
316 #define AR71XX_RESET_REG_WDOG 0x0c
317 #define AR71XX_RESET_REG_MISC_INT_STATUS 0x10
318 #define AR71XX_RESET_REG_MISC_INT_ENABLE 0x14
319 #define AR71XX_RESET_REG_PCI_INT_STATUS 0x18
320 #define AR71XX_RESET_REG_PCI_INT_ENABLE 0x1c
321 #define AR71XX_RESET_REG_GLOBAL_INT_STATUS 0x20
322 #define AR71XX_RESET_REG_RESET_MODULE 0x24
323 #define AR71XX_RESET_REG_PERFC_CTRL 0x2c
324 #define AR71XX_RESET_REG_PERFC0 0x30
325 #define AR71XX_RESET_REG_PERFC1 0x34
326 #define AR71XX_RESET_REG_REV_ID 0x90
327
328 #define AR91XX_RESET_REG_GLOBAL_INT_STATUS 0x18
329 #define AR91XX_RESET_REG_RESET_MODULE 0x1c
330 #define AR91XX_RESET_REG_PERF_CTRL 0x20
331 #define AR91XX_RESET_REG_PERFC0 0x24
332 #define AR91XX_RESET_REG_PERFC1 0x28
333
334 #define WDOG_CTRL_LAST_RESET BIT(31)
335 #define WDOG_CTRL_ACTION_MASK 3
336 #define WDOG_CTRL_ACTION_NONE 0 /* no action */
337 #define WDOG_CTRL_ACTION_GPI 1 /* general purpose interrupt */
338 #define WDOG_CTRL_ACTION_NMI 2 /* NMI */
339 #define WDOG_CTRL_ACTION_FCR 3 /* full chip reset */
340
341 #define MISC_INT_DMA BIT(7)
342 #define MISC_INT_OHCI BIT(6)
343 #define MISC_INT_PERFC BIT(5)
344 #define MISC_INT_WDOG BIT(4)
345 #define MISC_INT_UART BIT(3)
346 #define MISC_INT_GPIO BIT(2)
347 #define MISC_INT_ERROR BIT(1)
348 #define MISC_INT_TIMER BIT(0)
349
350 #define PCI_INT_CORE BIT(4)
351 #define PCI_INT_DEV2 BIT(2)
352 #define PCI_INT_DEV1 BIT(1)
353 #define PCI_INT_DEV0 BIT(0)
354
355 #define RESET_MODULE_EXTERNAL BIT(28)
356 #define RESET_MODULE_FULL_CHIP BIT(24)
357 #define RESET_MODULE_AMBA2WMAC BIT(22)
358 #define RESET_MODULE_CPU_NMI BIT(21)
359 #define RESET_MODULE_CPU_COLD BIT(20)
360 #define RESET_MODULE_DMA BIT(19)
361 #define RESET_MODULE_SLIC BIT(18)
362 #define RESET_MODULE_STEREO BIT(17)
363 #define RESET_MODULE_DDR BIT(16)
364 #define RESET_MODULE_GE1_MAC BIT(13)
365 #define RESET_MODULE_GE1_PHY BIT(12)
366 #define RESET_MODULE_USBSUS_OVERRIDE BIT(10)
367 #define RESET_MODULE_GE0_MAC BIT(9)
368 #define RESET_MODULE_GE0_PHY BIT(8)
369 #define RESET_MODULE_USB_OHCI_DLL BIT(6)
370 #define RESET_MODULE_USB_HOST BIT(5)
371 #define RESET_MODULE_USB_PHY BIT(4)
372 #define RESET_MODULE_PCI_BUS BIT(1)
373 #define RESET_MODULE_PCI_CORE BIT(0)
374
375 #define REV_ID_MASK 0xff
376 #define REV_ID_CHIP_MASK 0xf3
377 #define REV_ID_CHIP_AR7130 0xa0
378 #define REV_ID_CHIP_AR7141 0xa1
379 #define REV_ID_CHIP_AR7161 0xa2
380 #define REV_ID_CHIP_AR9130 0xb0
381 #define REV_ID_CHIP_AR9132 0xb1
382
383 #define REV_ID_REVISION_MASK 0x3
384 #define REV_ID_REVISION_SHIFT 2
385
386 extern void __iomem *ar71xx_reset_base;
387
388 static inline void ar71xx_reset_wr(unsigned reg, u32 val)
389 {
390 __raw_writel(val, ar71xx_reset_base + reg);
391 }
392
393 static inline u32 ar71xx_reset_rr(unsigned reg)
394 {
395 return __raw_readl(ar71xx_reset_base + reg);
396 }
397
398 extern void ar71xx_device_stop(u32 mask);
399 extern void ar71xx_device_start(u32 mask);
400
401 /*
402 * SPI block
403 */
404 #define SPI_REG_FS 0x00 /* Function Select */
405 #define SPI_REG_CTRL 0x04 /* SPI Control */
406 #define SPI_REG_IOC 0x08 /* SPI I/O Control */
407 #define SPI_REG_RDS 0x0c /* Read Data Shift */
408
409 #define SPI_FS_GPIO BIT(0) /* Enable GPIO mode */
410
411 #define SPI_CTRL_RD BIT(6) /* Remap Disable */
412 #define SPI_CTRL_DIV_MASK 0x3f
413
414 #define SPI_IOC_DO BIT(0) /* Data Out pin */
415 #define SPI_IOC_CLK BIT(8) /* CLK pin */
416 #define SPI_IOC_CS(n) BIT(16 + (n))
417 #define SPI_IOC_CS0 SPI_IOC_CS(0)
418 #define SPI_IOC_CS1 SPI_IOC_CS(1)
419 #define SPI_IOC_CS2 SPI_IOC_CS(2)
420 #define SPI_IOC_CS_ALL (SPI_IOC_CS0 | SPI_IOC_CS1 | SPI_IOC_CS2)
421
422 /*
423 * MII_CTRL block
424 */
425 #define MII_REG_MII0_CTRL 0x00
426 #define MII_REG_MII1_CTRL 0x04
427
428 #define MII0_CTRL_IF_GMII 0
429 #define MII0_CTRL_IF_MII 1
430 #define MII0_CTRL_IF_RGMII 2
431 #define MII0_CTRL_IF_RMII 3
432
433 #define MII1_CTRL_IF_RGMII 0
434 #define MII1_CTRL_IF_RMII 1
435
436 #endif /* __ASSEMBLER__ */
437
438 #endif /* __ASM_MACH_AR71XX_H */
This page took 0.062873 seconds and 3 git commands to generate.