ce198e321c80812c39f7da9574596e73123988d1
1 #include <linux/init.h>
2 #include <linux/sched.h>
3 #include <linux/slab.h>
4 #include <linux/interrupt.h>
5 #include <linux/kernel_stat.h>
6 #include <linux/module.h>
8 #include <asm/bootinfo.h>
10 #include <asm/irq_cpu.h>
13 #include <ifxmips_irq.h>
16 ifxmips_disable_irq(unsigned int irq_nr
)
19 u32
*ier
= IFXMIPS_ICU_IM0_IER
;
21 irq_nr
-= INT_NUM_IRQ0
;
22 for (i
= 0; i
<= 4; i
++)
24 if (irq_nr
< INT_NUM_IM_OFFSET
)
26 ifxmips_w32(ifxmips_r32(ier
) & ~(1 << irq_nr
), ier
);
29 ier
+= IFXMIPS_ICU_OFFSET
;
30 irq_nr
-= INT_NUM_IM_OFFSET
;
33 EXPORT_SYMBOL(ifxmips_disable_irq
);
36 ifxmips_mask_and_ack_irq(unsigned int irq_nr
)
39 u32
*ier
= IFXMIPS_ICU_IM0_IER
;
40 u32
*isr
= IFXMIPS_ICU_IM0_ISR
;
42 irq_nr
-= INT_NUM_IRQ0
;
43 for (i
= 0; i
<= 4; i
++)
45 if (irq_nr
< INT_NUM_IM_OFFSET
)
47 ifxmips_w32(ifxmips_r32(ier
) & ~(1 << irq_nr
), ier
);
48 ifxmips_w32((1 << irq_nr
), isr
);
51 ier
+= IFXMIPS_ICU_OFFSET
;
52 isr
+= IFXMIPS_ICU_OFFSET
;
53 irq_nr
-= INT_NUM_IM_OFFSET
;
56 EXPORT_SYMBOL(ifxmips_mask_and_ack_irq
);
59 ifxmips_ack_irq(unsigned int irq_nr
)
62 u32
*isr
= IFXMIPS_ICU_IM0_ISR
;
64 irq_nr
-= INT_NUM_IRQ0
;
65 for (i
= 0; i
<= 4; i
++)
67 if (irq_nr
< INT_NUM_IM_OFFSET
)
69 ifxmips_w32((1 << irq_nr
), isr
);
72 isr
+= IFXMIPS_ICU_OFFSET
;
73 irq_nr
-= INT_NUM_IM_OFFSET
;
79 ifxmips_enable_irq(unsigned int irq_nr
)
82 u32
*ier
= IFXMIPS_ICU_IM0_IER
;
84 irq_nr
-= INT_NUM_IRQ0
;
85 for (i
= 0; i
<= 4; i
++)
87 if (irq_nr
< INT_NUM_IM_OFFSET
)
89 ifxmips_w32(ifxmips_r32(ier
) | (1 << irq_nr
), ier
);
92 ier
+= IFXMIPS_ICU_OFFSET
;
93 irq_nr
-= INT_NUM_IM_OFFSET
;
96 EXPORT_SYMBOL(ifxmips_enable_irq
);
99 ifxmips_startup_irq(unsigned int irq
)
101 ifxmips_enable_irq(irq
);
106 ifxmips_end_irq(unsigned int irq
)
108 if (!(irq_desc
[irq
].status
& (IRQ_DISABLED
| IRQ_INPROGRESS
)))
109 ifxmips_enable_irq(irq
);
112 static struct irq_chip
115 .startup
= ifxmips_startup_irq
,
116 .enable
= ifxmips_enable_irq
,
117 .disable
= ifxmips_disable_irq
,
118 .unmask
= ifxmips_enable_irq
,
119 .ack
= ifxmips_ack_irq
,
120 .mask
= ifxmips_disable_irq
,
121 .mask_ack
= ifxmips_mask_and_ack_irq
,
122 .end
= ifxmips_end_irq
,
125 /* silicon bug causes only the msb set to 1 to be valid. all
126 other bits might be bogus */
128 ls1bit32(unsigned long x
)
141 ifxmips_hw_irqdispatch(int module
)
145 irq
= ifxmips_r32(IFXMIPS_ICU_IM0_IOSR
+ (module
* IFXMIPS_ICU_OFFSET
));
149 /* we need to do this due to a silicon bug */
151 do_IRQ((int)irq
+ INT_NUM_IM0_IRL0
+ (INT_NUM_IM_OFFSET
* module
));
153 if ((irq
== 22) && (module
== 0))
154 ifxmips_w32(ifxmips_r32(IFXMIPS_EBU_PCC_ISTAT
) | 0x10,
155 IFXMIPS_EBU_PCC_ISTAT
);
158 #ifdef CONFIG_CPU_MIPSR2_IRQ_VI
159 #define DEFINE_HWx_IRQDISPATCH(x) \
160 static void ifxmips_hw ## x ## _irqdispatch(void)\
162 ifxmips_hw_irqdispatch(x); \
164 static void ifxmips_hw5_irqdispatch(void)
166 do_IRQ(MIPS_CPU_TIMER_IRQ
);
168 DEFINE_HWx_IRQDISPATCH(0)
169 DEFINE_HWx_IRQDISPATCH(1)
170 DEFINE_HWx_IRQDISPATCH(2)
171 DEFINE_HWx_IRQDISPATCH(3)
172 DEFINE_HWx_IRQDISPATCH(4)
173 /*DEFINE_HWx_IRQDISPATCH(5)*/
174 #endif /* #ifdef CONFIG_CPU_MIPSR2_IRQ_VI */
177 plat_irq_dispatch(void)
179 unsigned int pending
= read_c0_status() & read_c0_cause() & ST0_IM
;
182 if (pending
& CAUSEF_IP7
)
184 do_IRQ(MIPS_CPU_TIMER_IRQ
);
187 for (i
= 0; i
< 5; i
++)
189 if (pending
& (CAUSEF_IP2
<< i
))
191 ifxmips_hw_irqdispatch(i
);
196 printk(KERN_ALERT
"Spurious IRQ: CAUSE=0x%08x\n", read_c0_status());
202 static struct irqaction
204 .handler
= no_action
,
205 .flags
= IRQF_DISABLED
,
214 for (i
= 0; i
< 5; i
++)
215 ifxmips_w32(0, IFXMIPS_ICU_IM0_IER
+ (i
* IFXMIPS_ICU_OFFSET
));
219 for (i
= 2; i
<= 6; i
++)
220 setup_irq(i
, &cascade
);
222 #ifdef CONFIG_CPU_MIPSR2_IRQ_VI
224 printk(KERN_INFO
"Setting up vectored interrupts\n");
225 set_vi_handler(2, ifxmips_hw0_irqdispatch
);
226 set_vi_handler(3, ifxmips_hw1_irqdispatch
);
227 set_vi_handler(4, ifxmips_hw2_irqdispatch
);
228 set_vi_handler(5, ifxmips_hw3_irqdispatch
);
229 set_vi_handler(6, ifxmips_hw4_irqdispatch
);
230 set_vi_handler(7, ifxmips_hw5_irqdispatch
);
234 for (i
= INT_NUM_IRQ0
; i
<= (INT_NUM_IRQ0
+ (5 * INT_NUM_IM_OFFSET
)); i
++)
235 set_irq_chip_and_handler(i
, &ifxmips_irq_type
,
238 #if !defined(CONFIG_MIPS_MT_SMP) && !defined(CONFIG_MIPS_MT_SMTC)
239 set_c0_status(IE_IRQ0
| IE_IRQ1
| IE_IRQ2
|
240 IE_IRQ3
| IE_IRQ4
| IE_IRQ5
);
242 set_c0_status(IE_SW0
| IE_SW1
| IE_IRQ0
| IE_IRQ1
|
243 IE_IRQ2
| IE_IRQ3
| IE_IRQ4
| IE_IRQ5
);
248 arch_fixup_c0_irqs(void)
250 /* FIXME: check for CPUID and only do fix for specific chips/versions */
251 cp0_compare_irq
= CP0_LEGACY_COMPARE_IRQ
;
252 cp0_perfcount_irq
= CP0_LEGACY_PERFCNT_IRQ
;
This page took 0.064113 seconds and 3 git commands to generate.