d468967884eb0748baa94511e595afbb6144b8c5
[openwrt.git] / target / linux / ramips / files / arch / mips / include / asm / mach-ralink / eth.h
1 /*
2 * This program is free software; you can redistribute it and/or modify
3 * it under the terms of the GNU General Public License as published by
4 * the Free Software Foundation; either version 2 of the License, or
5 * (at your option) any later version.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 * You should have received a copy of the GNU General Public License
13 * along with this program; if not, write to the Free Software
14 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
15 *
16 * based on Ralink SDK3.3
17 * Copyright (C) 2009 John Crispin <blogic@openwrt.org>
18 */
19
20 #ifndef RAMIPS_ETH_H
21 #define RAMIPS_ETH_H
22
23 #include <linux/mii.h>
24
25 #define NUM_RX_DESC 256
26 #define NUM_TX_DESC 256
27
28 #define RAMIPS_DELAY_EN_INT 0x80
29 #define RAMIPS_DELAY_MAX_INT 0x04
30 #define RAMIPS_DELAY_MAX_TOUT 0x04
31 #define RAMIPS_DELAY_CHAN (((RAMIPS_DELAY_EN_INT | RAMIPS_DELAY_MAX_INT) << 8) | RAMIPS_DELAY_MAX_TOUT)
32 #define RAMIPS_DELAY_INIT ((RAMIPS_DELAY_CHAN << 16) | RAMIPS_DELAY_CHAN)
33 #define RAMIPS_PSE_FQFC_CFG_INIT 0x80504000
34
35 #define RAMIPS_FE_RESET 0x34
36 #define RAMIPS_FE_RESET_BIT BIT(21)
37
38
39 /* interrupt bitd */
40 #define RAMIPS_CNT_PPE_AF BIT(31)
41 #define RAMIPS_CNT_GDM_AF BIT(29)
42 #define RAMIPS_PSE_P2_FC BIT(26)
43 #define RAMIPS_PSE_BUF_DROP BIT(24)
44 #define RAMIPS_GDM_OTHER_DROP BIT(23)
45 #define RAMIPS_PSE_P1_FC BIT(22)
46 #define RAMIPS_PSE_P0_FC BIT(21)
47 #define RAMIPS_PSE_FQ_EMPTY BIT(20)
48 #define RAMIPS_GE1_STA_CHG BIT(18)
49 #define RAMIPS_TX_COHERENT BIT(17)
50 #define RAMIPS_RX_COHERENT BIT(16)
51 #define RAMIPS_TX_DONE_INT3 BIT(11)
52 #define RAMIPS_TX_DONE_INT2 BIT(10)
53 #define RAMIPS_TX_DONE_INT1 BIT(9)
54 #define RAMIPS_TX_DONE_INT0 BIT(8)
55 #define RAMIPS_RX_DONE_INT0 BIT(2)
56 #define RAMIPS_TX_DLY_INT BIT(1)
57 #define RAMIPS_RX_DLY_INT BIT(0)
58
59 /* registers */
60 #define RAMIPS_FE_OFFSET 0x0000
61 #define RAMIPS_GDMA_OFFSET 0x0020
62 #define RAMIPS_PSE_OFFSET 0x0040
63 #define RAMIPS_GDMA2_OFFSET 0x0060
64 #define RAMIPS_CDMA_OFFSET 0x0080
65 #define RAMIPS_PDMA_OFFSET 0x0100
66 #define RAMIPS_PPE_OFFSET 0x0200
67 #define RAMIPS_CMTABLE_OFFSET 0x0400
68 #define RAMIPS_POLICYTABLE_OFFSET 0x1000
69
70 #define RAMIPS_MDIO_ACCESS (RAMIPS_FE_OFFSET + 0x00)
71 #define RAMIPS_MDIO_CFG (RAMIPS_FE_OFFSET + 0x04)
72 #define RAMIPS_FE_GLO_CFG (RAMIPS_FE_OFFSET + 0x08)
73 #define RAMIPS_FE_RST_GL (RAMIPS_FE_OFFSET + 0x0C)
74 #define RAMIPS_FE_INT_STATUS (RAMIPS_FE_OFFSET + 0x10)
75 #define RAMIPS_FE_INT_ENABLE (RAMIPS_FE_OFFSET + 0x14)
76 #define RAMIPS_MDIO_CFG2 (RAMIPS_FE_OFFSET + 0x18)
77 #define RAMIPS_FOC_TS_T (RAMIPS_FE_OFFSET + 0x1C)
78
79 #define RAMIPS_GDMA1_FWD_CFG (RAMIPS_GDMA_OFFSET + 0x00)
80 #define RAMIPS_GDMA1_SCH_CFG (RAMIPS_GDMA_OFFSET + 0x04)
81 #define RAMIPS_GDMA1_SHPR_CFG (RAMIPS_GDMA_OFFSET + 0x08)
82 #define RAMIPS_GDMA1_MAC_ADRL (RAMIPS_GDMA_OFFSET + 0x0C)
83 #define RAMIPS_GDMA1_MAC_ADRH (RAMIPS_GDMA_OFFSET + 0x10)
84
85 #define RAMIPS_GDMA2_FWD_CFG (RAMIPS_GDMA2_OFFSET + 0x00)
86 #define RAMIPS_GDMA2_SCH_CFG (RAMIPS_GDMA2_OFFSET + 0x04)
87 #define RAMIPS_GDMA2_SHPR_CFG (RAMIPS_GDMA2_OFFSET + 0x08)
88 #define RAMIPS_GDMA2_MAC_ADRL (RAMIPS_GDMA2_OFFSET + 0x0C)
89 #define RAMIPS_GDMA2_MAC_ADRH (RAMIPS_GDMA2_OFFSET + 0x10)
90
91 #define RAMIPS_PSE_FQ_CFG (RAMIPS_PSE_OFFSET + 0x00)
92 #define RAMIPS_CDMA_FC_CFG (RAMIPS_PSE_OFFSET + 0x04)
93 #define RAMIPS_GDMA1_FC_CFG (RAMIPS_PSE_OFFSET + 0x08)
94 #define RAMIPS_GDMA2_FC_CFG (RAMIPS_PSE_OFFSET + 0x0C)
95
96 #define RAMIPS_CDMA_CSG_CFG (RAMIPS_CDMA_OFFSET + 0x00)
97 #define RAMIPS_CDMA_SCH_CFG (RAMIPS_CDMA_OFFSET + 0x04)
98
99 #define RAMIPS_PDMA_GLO_CFG (RAMIPS_PDMA_OFFSET + 0x00)
100 #define RAMIPS_PDMA_RST_CFG (RAMIPS_PDMA_OFFSET + 0x04)
101 #define RAMIPS_PDMA_SCH_CFG (RAMIPS_PDMA_OFFSET + 0x08)
102 #define RAMIPS_DLY_INT_CFG (RAMIPS_PDMA_OFFSET + 0x0C)
103 #define RAMIPS_TX_BASE_PTR0 (RAMIPS_PDMA_OFFSET + 0x10)
104 #define RAMIPS_TX_MAX_CNT0 (RAMIPS_PDMA_OFFSET + 0x14)
105 #define RAMIPS_TX_CTX_IDX0 (RAMIPS_PDMA_OFFSET + 0x18)
106 #define RAMIPS_TX_DTX_IDX0 (RAMIPS_PDMA_OFFSET + 0x1C)
107 #define RAMIPS_TX_BASE_PTR1 (RAMIPS_PDMA_OFFSET + 0x20)
108 #define RAMIPS_TX_MAX_CNT1 (RAMIPS_PDMA_OFFSET + 0x24)
109 #define RAMIPS_TX_CTX_IDX1 (RAMIPS_PDMA_OFFSET + 0x28)
110 #define RAMIPS_TX_DTX_IDX1 (RAMIPS_PDMA_OFFSET + 0x2C)
111 #define RAMIPS_TX_BASE_PTR2 (RAMIPS_PDMA_OFFSET + 0x40)
112 #define RAMIPS_TX_MAX_CNT2 (RAMIPS_PDMA_OFFSET + 0x44)
113 #define RAMIPS_TX_CTX_IDX2 (RAMIPS_PDMA_OFFSET + 0x48)
114 #define RAMIPS_TX_DTX_IDX2 (RAMIPS_PDMA_OFFSET + 0x4C)
115 #define RAMIPS_TX_BASE_PTR3 (RAMIPS_PDMA_OFFSET + 0x50)
116 #define RAMIPS_TX_MAX_CNT3 (RAMIPS_PDMA_OFFSET + 0x54)
117 #define RAMIPS_TX_CTX_IDX3 (RAMIPS_PDMA_OFFSET + 0x58)
118 #define RAMIPS_TX_DTX_IDX3 (RAMIPS_PDMA_OFFSET + 0x5C)
119 #define RAMIPS_RX_BASE_PTR0 (RAMIPS_PDMA_OFFSET + 0x30)
120 #define RAMIPS_RX_MAX_CNT0 (RAMIPS_PDMA_OFFSET + 0x34)
121 #define RAMIPS_RX_CALC_IDX0 (RAMIPS_PDMA_OFFSET + 0x38)
122 #define RAMIPS_RX_DRX_IDX0 (RAMIPS_PDMA_OFFSET + 0x3C)
123 #define RAMIPS_RX_BASE_PTR1 (RAMIPS_PDMA_OFFSET + 0x40)
124 #define RAMIPS_RX_MAX_CNT1 (RAMIPS_PDMA_OFFSET + 0x44)
125 #define RAMIPS_RX_CALC_IDX1 (RAMIPS_PDMA_OFFSET + 0x48)
126 #define RAMIPS_RX_DRX_IDX1 (RAMIPS_PDMA_OFFSET + 0x4C)
127
128 /* uni-cast port */
129 #define RAMIPS_GDM1_ICS_EN (0x1 << 22)
130 #define RAMIPS_GDM1_TCS_EN (0x1 << 21)
131 #define RAMIPS_GDM1_UCS_EN (0x1 << 20)
132 #define RAMIPS_GDM1_JMB_EN (0x1 << 19)
133 #define RAMIPS_GDM1_STRPCRC (0x1 << 16)
134 #define RAMIPS_GDM1_UFRC_P_CPU (0 << 12)
135 #define RAMIPS_GDM1_UFRC_P_GDMA1 (1 << 12)
136 #define RAMIPS_GDM1_UFRC_P_PPE (6 << 12)
137
138 /* checksums */
139 #define RAMIPS_ICS_GEN_EN BIT(2)
140 #define RAMIPS_UCS_GEN_EN BIT(1)
141 #define RAMIPS_TCS_GEN_EN BIT(0)
142
143 /* dma rimg */
144 #define RAMIPS_PST_DRX_IDX0 BIT(16)
145 #define RAMIPS_PST_DTX_IDX3 BIT(3)
146 #define RAMIPS_PST_DTX_IDX2 BIT(2)
147 #define RAMIPS_PST_DTX_IDX1 BIT(1)
148 #define RAMIPS_PST_DTX_IDX0 BIT(0)
149
150 #define RAMIPS_TX_WB_DDONE BIT(6)
151 #define RAMIPS_RX_DMA_BUSY BIT(3)
152 #define RAMIPS_TX_DMA_BUSY BIT(1)
153 #define RAMIPS_RX_DMA_EN BIT(2)
154 #define RAMIPS_TX_DMA_EN BIT(0)
155
156 #define RAMIPS_PDMA_SIZE_4DWORDS (0<<4)
157 #define RAMIPS_PDMA_SIZE_8DWORDS (1<<4)
158 #define RAMIPS_PDMA_SIZE_16DWORDS (2<<4)
159
160 #define RAMIPS_US_CYC_CNT_MASK 0xff
161 #define RAMIPS_US_CYC_CNT_SHIFT 0x8
162 #define RAMIPS_US_CYC_CNT_DIVISOR 1000000
163
164
165 #define RX_DMA_PLEN0(x) ((x >> 16) & 0x3fff)
166 #define RX_DMA_LSO BIT(30)
167 #define RX_DMA_DONE BIT(31)
168 struct ramips_rx_dma {
169 unsigned int rxd1;
170 unsigned int rxd2;
171 unsigned int rxd3;
172 unsigned int rxd4;
173 };
174
175 #define TX_DMA_PLEN0_MASK ((0x3fff) << 16)
176 #define TX_DMA_PLEN0(x) ((x & 0x3fff) << 16)
177 #define TX_DMA_LSO BIT(30)
178 #define TX_DMA_DONE BIT(31)
179 #define TX_DMA_QN(x) (x << 16)
180 #define TX_DMA_PN(x) (x << 24)
181 #define TX_DMA_QN_MASK TX_DMA_QN(0x7)
182 #define TX_DMA_PN_MASK TX_DMA_PN(0x7)
183 struct ramips_tx_dma {
184 unsigned int txd1;
185 unsigned int txd2;
186 unsigned int txd3;
187 unsigned int txd4;
188 };
189
190 struct raeth_priv
191 {
192 unsigned int phy_rx;
193 struct tasklet_struct rx_tasklet;
194 struct ramips_rx_dma *rx;
195
196 unsigned int phy_tx;
197 struct tasklet_struct tx_housekeeping_tasklet;
198 struct ramips_tx_dma *tx;
199
200 unsigned int skb_free_idx;
201 struct net_device_stats stat;
202 };
203
204 #endif
This page took 0.048774 seconds and 3 git commands to generate.