ea9794e56fdf25d30827b239130e5cc1f4aa001a
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * This file contains the configuration parameters for the danube board.
31 #include <configs/ifx_cfg.h>
33 #define USE_REFERENCE_BOARD
34 //#define USE_EVALUATION_BOARD
36 #define DANUBE_BOOT_FROM_EBU
37 #define DANUBE_USE_DDR_RAM
39 #ifdef DANUBE_USE_DDR_RAM
40 //#define DANUBE_DDR_RAM_111M
41 #define DANUBE_DDR_RAM_166M
42 //#define PROMOSDDR400
43 //#define DDR_SAMSUNG_166M
44 //#define DDR_PSC_166M
45 //#define DANUBE_DDR_RAM_133M
46 #define DANUBE_DDR_RAM_SIZE 32 /* 32M DDR-DRAM for reference board */
48 #define CLK_OUT2_25MHZ
49 #define CONFIG_MIPS32 1 /* MIPS 4Kc CPU core */
50 #define CONFIG_DANUBE 1 /* on a danube Board */
51 #define RAM_SIZE 0x2000000 /*32M ram*/
53 #define CPU_CLOCK_RATE 235000000 /* 235 MHz clock for the MIPS core */
55 #define INFINEON_EBU_BOOTCFG 0x688C688C /* CMULT = 8 for 150 MHz */
57 #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
59 #define CONFIG_BAUDRATE 115200
61 #define DEBUG_PARSER 2
64 #define CFG_BAUDRATE_TABLE { 300, 9600, 19200, 38400, 57600, 115200 }
67 #define CONFIG_TIMESTAMP /* Print image info with timestamp */
70 #define CONFIG_PREBOOT "echo;" \
71 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
74 #undef CONFIG_BOOTARGS
75 /* by MarsLin 2005/05/10, to support different hardware configuations */
76 //#define CONFIG_EXTRA_ENV_SETTINGS <configs/ifx_extra_env.h>
77 #define CONFIG_EXTRA_ENV_SETTINGS \
78 "ethaddr=11:22:33:44:55:66\0" \
79 "serverip=192.168.45.100\0" \
80 "ipaddr=192.168.45.108\0" \
81 "update_uboot=tftp 0x80500000 u-boot.ifx;era 1:0-10; cp.b 0x80500000 0xb0000000 0x10000\0" \
82 "update_openwrt=tftp 0x80500000 openwrt-ifxmips-2.6-squashfs.image; era 1:11-120; cp.b 0x80500000 0xb0030000 0x300000\0"
84 #define CONFIG_BOOTCOMMAND "bootm 0xb00030000"
86 #define CONFIG_COMMANDS_YES (CONFIG_CMD_DFL | \
91 #define CONFIG_COMMANDS_NO (CFG_CMD_NFS | \
103 #define CONFIG_COMMANDS (CONFIG_COMMANDS_YES & ~CONFIG_COMMANDS_NO)
111 #include <cmd_confdefs.h>
114 * Miscellaneous configurable options
116 #define CFG_LONGHELP /* undef to save memory */
117 #define CFG_PROMPT "DANUBE # " /* Monitor Command Prompt */
118 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
119 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
120 #define CFG_MAXARGS 16 /* max number of command args*/
122 #define CFG_MALLOC_LEN 128*1024
124 #define CFG_BOOTPARAMS_LEN 128*1024
126 #define CFG_HZ (CPU_CLOCK_RATE / 2)
128 #define CFG_LOAD_ADDR 0x80100000 /* default load address */
130 #define CFG_MEMTEST_START 0x80100000
131 #define CFG_MEMTEST_END 0x80400000
133 /*-----------------------------------------------------------------------
134 * FLASH and environment organization
136 #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
137 #define CFG_MAX_FLASH_SECT (135) /* max number of sectors on one chip */
139 #define PHYS_FLASH_1 0xB0000000 /* Flash Bank #1 */
140 #define PHYS_FLASH_2 0xB4000000 /* Flash Bank #2 */
142 #define BOOTSTRAP_TEXT_BASE 0xb0000000
144 /* The following #defines are needed to get flash environment right */
145 #define CFG_MONITOR_BASE UBOOT_RAM_TEXT_BASE /* board/danube/config.mk. = 0xA0800000 */
146 #define BOOTSTRAP_CFG_MONITOR_BASE BOOTSTRAP_TEXT_BASE /* board/danube/config.mk. = 0xA0800000 */
147 #define CFG_MONITOR_LEN (256 << 10)
149 #define CFG_INIT_SP_OFFSET 0x400000
151 #define CFG_FLASH_BASE PHYS_FLASH_1
153 /* timeout values are in ticks */
154 #define CFG_FLASH_ERASE_TOUT (20 * CFG_HZ) /* Timeout for Flash Erase */
155 #define CFG_FLASH_WRITE_TOUT (20 * CFG_HZ) /* Timeout for Flash Write */
157 #define CFG_ENV_IS_IN_FLASH 1
158 //#define CFG_ENV_IS_NOWHERE 1
159 //#define CFG_ENV_IS_IN_NVRAM 1
160 /* Address and size of Primary Environment Sector */
161 #define CFG_ENV_ADDR IFX_CFG_FLASH_UBOOT_CFG_START_ADDR
162 #define CFG_ENV_SIZE IFX_CFG_FLASH_UBOOT_CFG_SIZE
164 #define CONFIG_FLASH_16BIT
166 #define CONFIG_NR_DRAM_BANKS 1
168 #define CONFIG_DANUBE_SWITCH
169 #define CONFIG_NET_MULTI
170 #define CONFIG_ENV_OVERWRITE
172 #define EXCEPTION_BASE 0x200
175 *\brief definition for nand
178 #define CFG_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
179 #define NAND_ChipID_UNKNOWN 0x00
180 #define SECTORSIZE 512
181 #define NAND_MAX_FLOORS 1
182 #define NAND_MAX_CHIPS 1
185 #define ADDR_COLUMN 1
187 #define ADDR_COLUMN_PAGE 3
190 #define AT91_SMART_MEDIA_ALE (1 << 22) /* our ALE is AD22 */
191 #define AT91_SMART_MEDIA_CLE (1 << 21) /* our CLE is AD21 */
193 #define NAND_DISABLE_CE(nand)
194 #define NAND_ENABLE_CE(nand)
195 #define NAND_WAIT_READY(nand)
196 #define WRITE_NAND_COMMAND(d, adr)
197 #define WRITE_NAND_ADDRESS(d, adr)
198 #define WRITE_NAND(d, adr)
199 #define READ_NAND(adr)
200 /* the following are NOP's in our implementation */
201 #define NAND_CTL_CLRALE(nandptr)
202 #define NAND_CTL_SETALE(nandptr)
203 #define NAND_CTL_CLRCLE(nandptr)
204 #define NAND_CTL_SETCLE(nandptr)
208 #define NAND_BASE_ADDRESS 0xB4000000
210 #define NAND_WRITE(addr, val) *((u8*)(NAND_BASE_ADDRESS | (addr))) = val;while((*EBU_NAND_WAIT & 0x08) == 0);
211 #define NAND_READ(addr, val) val = *((u8*)(NAND_BASE_ADDRESS | (addr)))
213 #define NAND_CE_CLEAR
214 #define NAND_READY ( ((*EBU_NAND_WAIT)&0x07) == 7)
215 #define NAND_READY_CLEAR *EBU_NAND_WAIT = 0;
216 #define WRITE_CMD 0x18
217 #define WRITE_ADDR 0x14
218 #define WRITE_LADDR 0x10
219 #define WRITE_DATA 0x10
220 #define READ_DATA 0x10
221 #define READ_LDATA 0x00
223 #define IFX_ATC_NAND 0xc176
224 #define IFX_BTC_NAND 0xc166
225 #define ST_512WB2_NAND 0x2076
227 #define NAND_OK 0x00000000 /* Bootstrap succesful, start address in BOOT_RVEC */
228 #define NAND_ERR 0x80000000
229 #define NAND_ACC_TIMEOUT (NAND_ERR | 0x00000001)
230 #define NAND_ACC_ERR (NAND_ERR | 0x00000002)
233 /*****************************************************************************
235 *****************************************************************************/
236 /* lock cache for C program stack */
238 /* stack size is 16K */
239 #define LOCK_DCACHE_ADDR 0x9FC00000
240 #define LOCK_DCACHE_SIZE 0x1000
245 #define CFG_SDRAM_BASE 0x80000000
246 #define CFG_SDRAM_BASE_UNCACHE 0xA0000000
247 #define CFG_CACHE_LOCK_SIZE LOCK_DCACHE_SIZE
252 #define CFG_CACHE_SIZE 16384
253 #define CFG_CACHE_LINES 32
254 #define CFG_CACHE_WAYS 4
255 #define CFG_CACHE_SETS 128
257 #define CFG_ICACHE_SIZE CFG_CACHE_SIZE
258 #define CFG_DCACHE_SIZE CFG_CACHE_SIZE
259 #define CFG_CACHELINE_SIZE CFG_CACHE_LINES
261 #endif /* __CONFIG_H */
This page took 0.057314 seconds and 3 git commands to generate.