3 Broadcom B43 wireless driver
5 Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
6 Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
7 Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
8 Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
9 Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
11 Some parts of the code in this file are derived from the ipw2200
12 driver Copyright(c) 2003 - 2004 Intel Corporation.
14 This program is free software; you can redistribute it and/or modify
15 it under the terms of the GNU General Public License as published by
16 the Free Software Foundation; either version 2 of the License, or
17 (at your option) any later version.
19 This program is distributed in the hope that it will be useful,
20 but WITHOUT ANY WARRANTY; without even the implied warranty of
21 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 GNU General Public License for more details.
24 You should have received a copy of the GNU General Public License
25 along with this program; see the file COPYING. If not, write to
26 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
27 Boston, MA 02110-1301, USA.
31 #include <linux/delay.h>
32 #include <linux/init.h>
33 #include <linux/moduleparam.h>
34 #include <linux/if_arp.h>
35 #include <linux/etherdevice.h>
36 #include <linux/version.h>
37 #include <linux/firmware.h>
38 #include <linux/wireless.h>
39 #include <linux/workqueue.h>
40 #include <linux/skbuff.h>
42 #include <linux/dma-mapping.h>
43 #include <asm/unaligned.h>
57 MODULE_DESCRIPTION("Broadcom B43 wireless driver");
58 MODULE_AUTHOR("Martin Langer");
59 MODULE_AUTHOR("Stefano Brivio");
60 MODULE_AUTHOR("Michael Buesch");
61 MODULE_LICENSE("GPL");
63 MODULE_FIRMWARE(B43_SUPPORTED_FIRMWARE_ID
);
66 static int modparam_bad_frames_preempt
;
67 module_param_named(bad_frames_preempt
, modparam_bad_frames_preempt
, int, 0444);
68 MODULE_PARM_DESC(bad_frames_preempt
,
69 "enable(1) / disable(0) Bad Frames Preemption");
71 static char modparam_fwpostfix
[16];
72 module_param_string(fwpostfix
, modparam_fwpostfix
, 16, 0444);
73 MODULE_PARM_DESC(fwpostfix
, "Postfix for the .fw files to load.");
75 static int modparam_hwpctl
;
76 module_param_named(hwpctl
, modparam_hwpctl
, int, 0444);
77 MODULE_PARM_DESC(hwpctl
, "Enable hardware-side power control (default off)");
79 static int modparam_nohwcrypt
;
80 module_param_named(nohwcrypt
, modparam_nohwcrypt
, int, 0444);
81 MODULE_PARM_DESC(nohwcrypt
, "Disable hardware encryption.");
83 int b43_modparam_qos
= 1;
84 module_param_named(qos
, b43_modparam_qos
, int, 0444);
85 MODULE_PARM_DESC(qos
, "Enable QOS support (default on)");
87 static int modparam_btcoex
= 1;
88 module_param_named(btcoex
, modparam_btcoex
, int, 0444);
89 MODULE_PARM_DESC(btcoex
, "Enable Bluetooth coexistance (default on)");
92 static const struct ssb_device_id b43_ssb_tbl
[] = {
93 SSB_DEVICE(SSB_VENDOR_BROADCOM
, SSB_DEV_80211
, 5),
94 SSB_DEVICE(SSB_VENDOR_BROADCOM
, SSB_DEV_80211
, 6),
95 SSB_DEVICE(SSB_VENDOR_BROADCOM
, SSB_DEV_80211
, 7),
96 SSB_DEVICE(SSB_VENDOR_BROADCOM
, SSB_DEV_80211
, 9),
97 SSB_DEVICE(SSB_VENDOR_BROADCOM
, SSB_DEV_80211
, 10),
98 SSB_DEVICE(SSB_VENDOR_BROADCOM
, SSB_DEV_80211
, 11),
99 SSB_DEVICE(SSB_VENDOR_BROADCOM
, SSB_DEV_80211
, 13),
103 MODULE_DEVICE_TABLE(ssb
, b43_ssb_tbl
);
105 /* Channel and ratetables are shared for all devices.
106 * They can't be const, because ieee80211 puts some precalculated
107 * data in there. This data is the same for all devices, so we don't
108 * get concurrency issues */
109 #define RATETAB_ENT(_rateid, _flags) \
111 .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
112 .hw_value = (_rateid), \
117 * NOTE: When changing this, sync with xmit.c's
118 * b43_plcp_get_bitrate_idx_* functions!
120 static struct ieee80211_rate __b43_ratetable
[] = {
121 RATETAB_ENT(B43_CCK_RATE_1MB
, 0),
122 RATETAB_ENT(B43_CCK_RATE_2MB
, IEEE80211_RATE_SHORT_PREAMBLE
),
123 RATETAB_ENT(B43_CCK_RATE_5MB
, IEEE80211_RATE_SHORT_PREAMBLE
),
124 RATETAB_ENT(B43_CCK_RATE_11MB
, IEEE80211_RATE_SHORT_PREAMBLE
),
125 RATETAB_ENT(B43_OFDM_RATE_6MB
, 0),
126 RATETAB_ENT(B43_OFDM_RATE_9MB
, 0),
127 RATETAB_ENT(B43_OFDM_RATE_12MB
, 0),
128 RATETAB_ENT(B43_OFDM_RATE_18MB
, 0),
129 RATETAB_ENT(B43_OFDM_RATE_24MB
, 0),
130 RATETAB_ENT(B43_OFDM_RATE_36MB
, 0),
131 RATETAB_ENT(B43_OFDM_RATE_48MB
, 0),
132 RATETAB_ENT(B43_OFDM_RATE_54MB
, 0),
135 #define b43_a_ratetable (__b43_ratetable + 4)
136 #define b43_a_ratetable_size 8
137 #define b43_b_ratetable (__b43_ratetable + 0)
138 #define b43_b_ratetable_size 4
139 #define b43_g_ratetable (__b43_ratetable + 0)
140 #define b43_g_ratetable_size 12
142 #define CHAN4G(_channel, _freq, _flags) { \
143 .band = IEEE80211_BAND_2GHZ, \
144 .center_freq = (_freq), \
145 .hw_value = (_channel), \
147 .max_antenna_gain = 0, \
150 static struct ieee80211_channel b43_2ghz_chantable
[] = {
168 #define CHAN5G(_channel, _flags) { \
169 .band = IEEE80211_BAND_5GHZ, \
170 .center_freq = 5000 + (5 * (_channel)), \
171 .hw_value = (_channel), \
173 .max_antenna_gain = 0, \
176 static struct ieee80211_channel b43_5ghz_nphy_chantable
[] = {
177 CHAN5G(32, 0), CHAN5G(34, 0),
178 CHAN5G(36, 0), CHAN5G(38, 0),
179 CHAN5G(40, 0), CHAN5G(42, 0),
180 CHAN5G(44, 0), CHAN5G(46, 0),
181 CHAN5G(48, 0), CHAN5G(50, 0),
182 CHAN5G(52, 0), CHAN5G(54, 0),
183 CHAN5G(56, 0), CHAN5G(58, 0),
184 CHAN5G(60, 0), CHAN5G(62, 0),
185 CHAN5G(64, 0), CHAN5G(66, 0),
186 CHAN5G(68, 0), CHAN5G(70, 0),
187 CHAN5G(72, 0), CHAN5G(74, 0),
188 CHAN5G(76, 0), CHAN5G(78, 0),
189 CHAN5G(80, 0), CHAN5G(82, 0),
190 CHAN5G(84, 0), CHAN5G(86, 0),
191 CHAN5G(88, 0), CHAN5G(90, 0),
192 CHAN5G(92, 0), CHAN5G(94, 0),
193 CHAN5G(96, 0), CHAN5G(98, 0),
194 CHAN5G(100, 0), CHAN5G(102, 0),
195 CHAN5G(104, 0), CHAN5G(106, 0),
196 CHAN5G(108, 0), CHAN5G(110, 0),
197 CHAN5G(112, 0), CHAN5G(114, 0),
198 CHAN5G(116, 0), CHAN5G(118, 0),
199 CHAN5G(120, 0), CHAN5G(122, 0),
200 CHAN5G(124, 0), CHAN5G(126, 0),
201 CHAN5G(128, 0), CHAN5G(130, 0),
202 CHAN5G(132, 0), CHAN5G(134, 0),
203 CHAN5G(136, 0), CHAN5G(138, 0),
204 CHAN5G(140, 0), CHAN5G(142, 0),
205 CHAN5G(144, 0), CHAN5G(145, 0),
206 CHAN5G(146, 0), CHAN5G(147, 0),
207 CHAN5G(148, 0), CHAN5G(149, 0),
208 CHAN5G(150, 0), CHAN5G(151, 0),
209 CHAN5G(152, 0), CHAN5G(153, 0),
210 CHAN5G(154, 0), CHAN5G(155, 0),
211 CHAN5G(156, 0), CHAN5G(157, 0),
212 CHAN5G(158, 0), CHAN5G(159, 0),
213 CHAN5G(160, 0), CHAN5G(161, 0),
214 CHAN5G(162, 0), CHAN5G(163, 0),
215 CHAN5G(164, 0), CHAN5G(165, 0),
216 CHAN5G(166, 0), CHAN5G(168, 0),
217 CHAN5G(170, 0), CHAN5G(172, 0),
218 CHAN5G(174, 0), CHAN5G(176, 0),
219 CHAN5G(178, 0), CHAN5G(180, 0),
220 CHAN5G(182, 0), CHAN5G(184, 0),
221 CHAN5G(186, 0), CHAN5G(188, 0),
222 CHAN5G(190, 0), CHAN5G(192, 0),
223 CHAN5G(194, 0), CHAN5G(196, 0),
224 CHAN5G(198, 0), CHAN5G(200, 0),
225 CHAN5G(202, 0), CHAN5G(204, 0),
226 CHAN5G(206, 0), CHAN5G(208, 0),
227 CHAN5G(210, 0), CHAN5G(212, 0),
228 CHAN5G(214, 0), CHAN5G(216, 0),
229 CHAN5G(218, 0), CHAN5G(220, 0),
230 CHAN5G(222, 0), CHAN5G(224, 0),
231 CHAN5G(226, 0), CHAN5G(228, 0),
234 static struct ieee80211_channel b43_5ghz_aphy_chantable
[] = {
235 CHAN5G(34, 0), CHAN5G(36, 0),
236 CHAN5G(38, 0), CHAN5G(40, 0),
237 CHAN5G(42, 0), CHAN5G(44, 0),
238 CHAN5G(46, 0), CHAN5G(48, 0),
239 CHAN5G(52, 0), CHAN5G(56, 0),
240 CHAN5G(60, 0), CHAN5G(64, 0),
241 CHAN5G(100, 0), CHAN5G(104, 0),
242 CHAN5G(108, 0), CHAN5G(112, 0),
243 CHAN5G(116, 0), CHAN5G(120, 0),
244 CHAN5G(124, 0), CHAN5G(128, 0),
245 CHAN5G(132, 0), CHAN5G(136, 0),
246 CHAN5G(140, 0), CHAN5G(149, 0),
247 CHAN5G(153, 0), CHAN5G(157, 0),
248 CHAN5G(161, 0), CHAN5G(165, 0),
249 CHAN5G(184, 0), CHAN5G(188, 0),
250 CHAN5G(192, 0), CHAN5G(196, 0),
251 CHAN5G(200, 0), CHAN5G(204, 0),
252 CHAN5G(208, 0), CHAN5G(212, 0),
257 static struct ieee80211_supported_band b43_band_5GHz_nphy
= {
258 .band
= IEEE80211_BAND_5GHZ
,
259 .channels
= b43_5ghz_nphy_chantable
,
260 .n_channels
= ARRAY_SIZE(b43_5ghz_nphy_chantable
),
261 .bitrates
= b43_a_ratetable
,
262 .n_bitrates
= b43_a_ratetable_size
,
265 static struct ieee80211_supported_band b43_band_5GHz_aphy
= {
266 .band
= IEEE80211_BAND_5GHZ
,
267 .channels
= b43_5ghz_aphy_chantable
,
268 .n_channels
= ARRAY_SIZE(b43_5ghz_aphy_chantable
),
269 .bitrates
= b43_a_ratetable
,
270 .n_bitrates
= b43_a_ratetable_size
,
273 static struct ieee80211_supported_band b43_band_2GHz
= {
274 .band
= IEEE80211_BAND_2GHZ
,
275 .channels
= b43_2ghz_chantable
,
276 .n_channels
= ARRAY_SIZE(b43_2ghz_chantable
),
277 .bitrates
= b43_g_ratetable
,
278 .n_bitrates
= b43_g_ratetable_size
,
281 static void b43_wireless_core_exit(struct b43_wldev
*dev
);
282 static int b43_wireless_core_init(struct b43_wldev
*dev
);
283 static void b43_wireless_core_stop(struct b43_wldev
*dev
);
284 static int b43_wireless_core_start(struct b43_wldev
*dev
);
286 static int b43_ratelimit(struct b43_wl
*wl
)
288 if (!wl
|| !wl
->current_dev
)
290 if (b43_status(wl
->current_dev
) < B43_STAT_STARTED
)
292 /* We are up and running.
293 * Ratelimit the messages to avoid DoS over the net. */
294 return net_ratelimit();
297 void b43info(struct b43_wl
*wl
, const char *fmt
, ...)
301 if (!b43_ratelimit(wl
))
304 printk(KERN_INFO
"b43-%s: ",
305 (wl
&& wl
->hw
) ? wiphy_name(wl
->hw
->wiphy
) : "wlan");
310 void b43err(struct b43_wl
*wl
, const char *fmt
, ...)
314 if (!b43_ratelimit(wl
))
317 printk(KERN_ERR
"b43-%s ERROR: ",
318 (wl
&& wl
->hw
) ? wiphy_name(wl
->hw
->wiphy
) : "wlan");
323 void b43warn(struct b43_wl
*wl
, const char *fmt
, ...)
327 if (!b43_ratelimit(wl
))
330 printk(KERN_WARNING
"b43-%s warning: ",
331 (wl
&& wl
->hw
) ? wiphy_name(wl
->hw
->wiphy
) : "wlan");
337 void b43dbg(struct b43_wl
*wl
, const char *fmt
, ...)
342 printk(KERN_DEBUG
"b43-%s debug: ",
343 (wl
&& wl
->hw
) ? wiphy_name(wl
->hw
->wiphy
) : "wlan");
349 static void b43_ram_write(struct b43_wldev
*dev
, u16 offset
, u32 val
)
353 B43_WARN_ON(offset
% 4 != 0);
355 macctl
= b43_read32(dev
, B43_MMIO_MACCTL
);
356 if (macctl
& B43_MACCTL_BE
)
359 b43_write32(dev
, B43_MMIO_RAM_CONTROL
, offset
);
361 b43_write32(dev
, B43_MMIO_RAM_DATA
, val
);
364 static inline void b43_shm_control_word(struct b43_wldev
*dev
,
365 u16 routing
, u16 offset
)
369 /* "offset" is the WORD offset. */
373 b43_write32(dev
, B43_MMIO_SHM_CONTROL
, control
);
376 u32
b43_shm_read32(struct b43_wldev
*dev
, u16 routing
, u16 offset
)
378 struct b43_wl
*wl
= dev
->wl
;
382 spin_lock_irqsave(&wl
->shm_lock
, flags
);
383 if (routing
== B43_SHM_SHARED
) {
384 B43_WARN_ON(offset
& 0x0001);
385 if (offset
& 0x0003) {
386 /* Unaligned access */
387 b43_shm_control_word(dev
, routing
, offset
>> 2);
388 ret
= b43_read16(dev
, B43_MMIO_SHM_DATA_UNALIGNED
);
390 b43_shm_control_word(dev
, routing
, (offset
>> 2) + 1);
391 ret
|= b43_read16(dev
, B43_MMIO_SHM_DATA
);
397 b43_shm_control_word(dev
, routing
, offset
);
398 ret
= b43_read32(dev
, B43_MMIO_SHM_DATA
);
400 spin_unlock_irqrestore(&wl
->shm_lock
, flags
);
405 u16
b43_shm_read16(struct b43_wldev
* dev
, u16 routing
, u16 offset
)
407 struct b43_wl
*wl
= dev
->wl
;
411 spin_lock_irqsave(&wl
->shm_lock
, flags
);
412 if (routing
== B43_SHM_SHARED
) {
413 B43_WARN_ON(offset
& 0x0001);
414 if (offset
& 0x0003) {
415 /* Unaligned access */
416 b43_shm_control_word(dev
, routing
, offset
>> 2);
417 ret
= b43_read16(dev
, B43_MMIO_SHM_DATA_UNALIGNED
);
423 b43_shm_control_word(dev
, routing
, offset
);
424 ret
= b43_read16(dev
, B43_MMIO_SHM_DATA
);
426 spin_unlock_irqrestore(&wl
->shm_lock
, flags
);
431 void b43_shm_write32(struct b43_wldev
*dev
, u16 routing
, u16 offset
, u32 value
)
433 struct b43_wl
*wl
= dev
->wl
;
436 spin_lock_irqsave(&wl
->shm_lock
, flags
);
437 if (routing
== B43_SHM_SHARED
) {
438 B43_WARN_ON(offset
& 0x0001);
439 if (offset
& 0x0003) {
440 /* Unaligned access */
441 b43_shm_control_word(dev
, routing
, offset
>> 2);
442 b43_write16(dev
, B43_MMIO_SHM_DATA_UNALIGNED
,
443 (value
>> 16) & 0xffff);
444 b43_shm_control_word(dev
, routing
, (offset
>> 2) + 1);
445 b43_write16(dev
, B43_MMIO_SHM_DATA
, value
& 0xffff);
450 b43_shm_control_word(dev
, routing
, offset
);
451 b43_write32(dev
, B43_MMIO_SHM_DATA
, value
);
453 spin_unlock_irqrestore(&wl
->shm_lock
, flags
);
456 void b43_shm_write16(struct b43_wldev
*dev
, u16 routing
, u16 offset
, u16 value
)
458 struct b43_wl
*wl
= dev
->wl
;
461 spin_lock_irqsave(&wl
->shm_lock
, flags
);
462 if (routing
== B43_SHM_SHARED
) {
463 B43_WARN_ON(offset
& 0x0001);
464 if (offset
& 0x0003) {
465 /* Unaligned access */
466 b43_shm_control_word(dev
, routing
, offset
>> 2);
467 b43_write16(dev
, B43_MMIO_SHM_DATA_UNALIGNED
, value
);
472 b43_shm_control_word(dev
, routing
, offset
);
473 b43_write16(dev
, B43_MMIO_SHM_DATA
, value
);
475 spin_unlock_irqrestore(&wl
->shm_lock
, flags
);
479 u64
b43_hf_read(struct b43_wldev
* dev
)
483 ret
= b43_shm_read16(dev
, B43_SHM_SHARED
, B43_SHM_SH_HOSTFHI
);
485 ret
|= b43_shm_read16(dev
, B43_SHM_SHARED
, B43_SHM_SH_HOSTFMI
);
487 ret
|= b43_shm_read16(dev
, B43_SHM_SHARED
, B43_SHM_SH_HOSTFLO
);
492 /* Write HostFlags */
493 void b43_hf_write(struct b43_wldev
*dev
, u64 value
)
497 lo
= (value
& 0x00000000FFFFULL
);
498 mi
= (value
& 0x0000FFFF0000ULL
) >> 16;
499 hi
= (value
& 0xFFFF00000000ULL
) >> 32;
500 b43_shm_write16(dev
, B43_SHM_SHARED
, B43_SHM_SH_HOSTFLO
, lo
);
501 b43_shm_write16(dev
, B43_SHM_SHARED
, B43_SHM_SH_HOSTFMI
, mi
);
502 b43_shm_write16(dev
, B43_SHM_SHARED
, B43_SHM_SH_HOSTFHI
, hi
);
505 void b43_tsf_read(struct b43_wldev
*dev
, u64
* tsf
)
507 /* We need to be careful. As we read the TSF from multiple
508 * registers, we should take care of register overflows.
509 * In theory, the whole tsf read process should be atomic.
510 * We try to be atomic here, by restaring the read process,
511 * if any of the high registers changed (overflew).
513 if (dev
->dev
->id
.revision
>= 3) {
514 u32 low
, high
, high2
;
517 high
= b43_read32(dev
, B43_MMIO_REV3PLUS_TSF_HIGH
);
518 low
= b43_read32(dev
, B43_MMIO_REV3PLUS_TSF_LOW
);
519 high2
= b43_read32(dev
, B43_MMIO_REV3PLUS_TSF_HIGH
);
520 } while (unlikely(high
!= high2
));
528 u16 test1
, test2
, test3
;
531 v3
= b43_read16(dev
, B43_MMIO_TSF_3
);
532 v2
= b43_read16(dev
, B43_MMIO_TSF_2
);
533 v1
= b43_read16(dev
, B43_MMIO_TSF_1
);
534 v0
= b43_read16(dev
, B43_MMIO_TSF_0
);
536 test3
= b43_read16(dev
, B43_MMIO_TSF_3
);
537 test2
= b43_read16(dev
, B43_MMIO_TSF_2
);
538 test1
= b43_read16(dev
, B43_MMIO_TSF_1
);
539 } while (v3
!= test3
|| v2
!= test2
|| v1
!= test1
);
553 static void b43_time_lock(struct b43_wldev
*dev
)
557 macctl
= b43_read32(dev
, B43_MMIO_MACCTL
);
558 macctl
|= B43_MACCTL_TBTTHOLD
;
559 b43_write32(dev
, B43_MMIO_MACCTL
, macctl
);
560 /* Commit the write */
561 b43_read32(dev
, B43_MMIO_MACCTL
);
564 static void b43_time_unlock(struct b43_wldev
*dev
)
568 macctl
= b43_read32(dev
, B43_MMIO_MACCTL
);
569 macctl
&= ~B43_MACCTL_TBTTHOLD
;
570 b43_write32(dev
, B43_MMIO_MACCTL
, macctl
);
571 /* Commit the write */
572 b43_read32(dev
, B43_MMIO_MACCTL
);
575 static void b43_tsf_write_locked(struct b43_wldev
*dev
, u64 tsf
)
577 /* Be careful with the in-progress timer.
578 * First zero out the low register, so we have a full
579 * register-overflow duration to complete the operation.
581 if (dev
->dev
->id
.revision
>= 3) {
582 u32 lo
= (tsf
& 0x00000000FFFFFFFFULL
);
583 u32 hi
= (tsf
& 0xFFFFFFFF00000000ULL
) >> 32;
585 b43_write32(dev
, B43_MMIO_REV3PLUS_TSF_LOW
, 0);
587 b43_write32(dev
, B43_MMIO_REV3PLUS_TSF_HIGH
, hi
);
589 b43_write32(dev
, B43_MMIO_REV3PLUS_TSF_LOW
, lo
);
591 u16 v0
= (tsf
& 0x000000000000FFFFULL
);
592 u16 v1
= (tsf
& 0x00000000FFFF0000ULL
) >> 16;
593 u16 v2
= (tsf
& 0x0000FFFF00000000ULL
) >> 32;
594 u16 v3
= (tsf
& 0xFFFF000000000000ULL
) >> 48;
596 b43_write16(dev
, B43_MMIO_TSF_0
, 0);
598 b43_write16(dev
, B43_MMIO_TSF_3
, v3
);
600 b43_write16(dev
, B43_MMIO_TSF_2
, v2
);
602 b43_write16(dev
, B43_MMIO_TSF_1
, v1
);
604 b43_write16(dev
, B43_MMIO_TSF_0
, v0
);
608 void b43_tsf_write(struct b43_wldev
*dev
, u64 tsf
)
611 b43_tsf_write_locked(dev
, tsf
);
612 b43_time_unlock(dev
);
616 void b43_macfilter_set(struct b43_wldev
*dev
, u16 offset
, const u8
* mac
)
618 static const u8 zero_addr
[ETH_ALEN
] = { 0 };
625 b43_write16(dev
, B43_MMIO_MACFILTER_CONTROL
, offset
);
629 b43_write16(dev
, B43_MMIO_MACFILTER_DATA
, data
);
632 b43_write16(dev
, B43_MMIO_MACFILTER_DATA
, data
);
635 b43_write16(dev
, B43_MMIO_MACFILTER_DATA
, data
);
638 static void b43_write_mac_bssid_templates(struct b43_wldev
*dev
)
642 u8 mac_bssid
[ETH_ALEN
* 2];
646 bssid
= dev
->wl
->bssid
;
647 mac
= dev
->wl
->mac_addr
;
649 b43_macfilter_set(dev
, B43_MACFILTER_BSSID
, bssid
);
651 memcpy(mac_bssid
, mac
, ETH_ALEN
);
652 memcpy(mac_bssid
+ ETH_ALEN
, bssid
, ETH_ALEN
);
654 /* Write our MAC address and BSSID to template ram */
655 for (i
= 0; i
< ARRAY_SIZE(mac_bssid
); i
+= sizeof(u32
)) {
656 tmp
= (u32
) (mac_bssid
[i
+ 0]);
657 tmp
|= (u32
) (mac_bssid
[i
+ 1]) << 8;
658 tmp
|= (u32
) (mac_bssid
[i
+ 2]) << 16;
659 tmp
|= (u32
) (mac_bssid
[i
+ 3]) << 24;
660 b43_ram_write(dev
, 0x20 + i
, tmp
);
664 static void b43_upload_card_macaddress(struct b43_wldev
*dev
)
666 b43_write_mac_bssid_templates(dev
);
667 b43_macfilter_set(dev
, B43_MACFILTER_SELF
, dev
->wl
->mac_addr
);
670 static void b43_set_slot_time(struct b43_wldev
*dev
, u16 slot_time
)
672 /* slot_time is in usec. */
673 if (dev
->phy
.type
!= B43_PHYTYPE_G
)
675 b43_write16(dev
, 0x684, 510 + slot_time
);
676 b43_shm_write16(dev
, B43_SHM_SHARED
, 0x0010, slot_time
);
679 static void b43_short_slot_timing_enable(struct b43_wldev
*dev
)
681 b43_set_slot_time(dev
, 9);
685 static void b43_short_slot_timing_disable(struct b43_wldev
*dev
)
687 b43_set_slot_time(dev
, 20);
691 /* Enable a Generic IRQ. "mask" is the mask of which IRQs to enable.
692 * Returns the _previously_ enabled IRQ mask.
694 static inline u32
b43_interrupt_enable(struct b43_wldev
*dev
, u32 mask
)
698 old_mask
= b43_read32(dev
, B43_MMIO_GEN_IRQ_MASK
);
699 b43_write32(dev
, B43_MMIO_GEN_IRQ_MASK
, old_mask
| mask
);
704 /* Disable a Generic IRQ. "mask" is the mask of which IRQs to disable.
705 * Returns the _previously_ enabled IRQ mask.
707 static inline u32
b43_interrupt_disable(struct b43_wldev
*dev
, u32 mask
)
711 old_mask
= b43_read32(dev
, B43_MMIO_GEN_IRQ_MASK
);
712 b43_write32(dev
, B43_MMIO_GEN_IRQ_MASK
, old_mask
& ~mask
);
717 /* Synchronize IRQ top- and bottom-half.
718 * IRQs must be masked before calling this.
719 * This must not be called with the irq_lock held.
721 static void b43_synchronize_irq(struct b43_wldev
*dev
)
723 synchronize_irq(dev
->dev
->irq
);
724 tasklet_kill(&dev
->isr_tasklet
);
727 /* DummyTransmission function, as documented on
728 * http://bcm-specs.sipsolutions.net/DummyTransmission
730 void b43_dummy_transmission(struct b43_wldev
*dev
)
732 struct b43_wl
*wl
= dev
->wl
;
733 struct b43_phy
*phy
= &dev
->phy
;
734 unsigned int i
, max_loop
;
747 buffer
[0] = 0x000201CC;
752 buffer
[0] = 0x000B846E;
759 spin_lock_irq(&wl
->irq_lock
);
760 write_lock(&wl
->tx_lock
);
762 for (i
= 0; i
< 5; i
++)
763 b43_ram_write(dev
, i
* 4, buffer
[i
]);
766 b43_read32(dev
, B43_MMIO_MACCTL
);
768 b43_write16(dev
, 0x0568, 0x0000);
769 b43_write16(dev
, 0x07C0, 0x0000);
770 value
= ((phy
->type
== B43_PHYTYPE_A
) ? 1 : 0);
771 b43_write16(dev
, 0x050C, value
);
772 b43_write16(dev
, 0x0508, 0x0000);
773 b43_write16(dev
, 0x050A, 0x0000);
774 b43_write16(dev
, 0x054C, 0x0000);
775 b43_write16(dev
, 0x056A, 0x0014);
776 b43_write16(dev
, 0x0568, 0x0826);
777 b43_write16(dev
, 0x0500, 0x0000);
778 b43_write16(dev
, 0x0502, 0x0030);
780 if (phy
->radio_ver
== 0x2050 && phy
->radio_rev
<= 0x5)
781 b43_radio_write16(dev
, 0x0051, 0x0017);
782 for (i
= 0x00; i
< max_loop
; i
++) {
783 value
= b43_read16(dev
, 0x050E);
788 for (i
= 0x00; i
< 0x0A; i
++) {
789 value
= b43_read16(dev
, 0x050E);
794 for (i
= 0x00; i
< 0x0A; i
++) {
795 value
= b43_read16(dev
, 0x0690);
796 if (!(value
& 0x0100))
800 if (phy
->radio_ver
== 0x2050 && phy
->radio_rev
<= 0x5)
801 b43_radio_write16(dev
, 0x0051, 0x0037);
803 write_unlock(&wl
->tx_lock
);
804 spin_unlock_irq(&wl
->irq_lock
);
807 static void key_write(struct b43_wldev
*dev
,
808 u8 index
, u8 algorithm
, const u8
* key
)
815 /* Key index/algo block */
816 kidx
= b43_kidx_to_fw(dev
, index
);
817 value
= ((kidx
<< 4) | algorithm
);
818 b43_shm_write16(dev
, B43_SHM_SHARED
,
819 B43_SHM_SH_KEYIDXBLOCK
+ (kidx
* 2), value
);
821 /* Write the key to the Key Table Pointer offset */
822 offset
= dev
->ktp
+ (index
* B43_SEC_KEYSIZE
);
823 for (i
= 0; i
< B43_SEC_KEYSIZE
; i
+= 2) {
825 value
|= (u16
) (key
[i
+ 1]) << 8;
826 b43_shm_write16(dev
, B43_SHM_SHARED
, offset
+ i
, value
);
830 static void keymac_write(struct b43_wldev
*dev
, u8 index
, const u8
* addr
)
832 u32 addrtmp
[2] = { 0, 0, };
833 u8 per_sta_keys_start
= 8;
835 if (b43_new_kidx_api(dev
))
836 per_sta_keys_start
= 4;
838 B43_WARN_ON(index
< per_sta_keys_start
);
839 /* We have two default TX keys and possibly two default RX keys.
840 * Physical mac 0 is mapped to physical key 4 or 8, depending
841 * on the firmware version.
842 * So we must adjust the index here.
844 index
-= per_sta_keys_start
;
847 addrtmp
[0] = addr
[0];
848 addrtmp
[0] |= ((u32
) (addr
[1]) << 8);
849 addrtmp
[0] |= ((u32
) (addr
[2]) << 16);
850 addrtmp
[0] |= ((u32
) (addr
[3]) << 24);
851 addrtmp
[1] = addr
[4];
852 addrtmp
[1] |= ((u32
) (addr
[5]) << 8);
855 if (dev
->dev
->id
.revision
>= 5) {
856 /* Receive match transmitter address mechanism */
857 b43_shm_write32(dev
, B43_SHM_RCMTA
,
858 (index
* 2) + 0, addrtmp
[0]);
859 b43_shm_write16(dev
, B43_SHM_RCMTA
,
860 (index
* 2) + 1, addrtmp
[1]);
862 /* RXE (Receive Engine) and
863 * PSM (Programmable State Machine) mechanism
866 /* TODO write to RCM 16, 19, 22 and 25 */
868 b43_shm_write32(dev
, B43_SHM_SHARED
,
869 B43_SHM_SH_PSM
+ (index
* 6) + 0,
871 b43_shm_write16(dev
, B43_SHM_SHARED
,
872 B43_SHM_SH_PSM
+ (index
* 6) + 4,
878 static void do_key_write(struct b43_wldev
*dev
,
879 u8 index
, u8 algorithm
,
880 const u8
* key
, size_t key_len
, const u8
* mac_addr
)
882 u8 buf
[B43_SEC_KEYSIZE
] = { 0, };
883 u8 per_sta_keys_start
= 8;
885 if (b43_new_kidx_api(dev
))
886 per_sta_keys_start
= 4;
888 B43_WARN_ON(index
>= dev
->max_nr_keys
);
889 B43_WARN_ON(key_len
> B43_SEC_KEYSIZE
);
891 if (index
>= per_sta_keys_start
)
892 keymac_write(dev
, index
, NULL
); /* First zero out mac. */
894 memcpy(buf
, key
, key_len
);
895 key_write(dev
, index
, algorithm
, buf
);
896 if (index
>= per_sta_keys_start
)
897 keymac_write(dev
, index
, mac_addr
);
899 dev
->key
[index
].algorithm
= algorithm
;
902 static int b43_key_write(struct b43_wldev
*dev
,
903 int index
, u8 algorithm
,
904 const u8
* key
, size_t key_len
,
906 struct ieee80211_key_conf
*keyconf
)
911 if (key_len
> B43_SEC_KEYSIZE
)
913 for (i
= 0; i
< dev
->max_nr_keys
; i
++) {
914 /* Check that we don't already have this key. */
915 B43_WARN_ON(dev
->key
[i
].keyconf
== keyconf
);
918 /* Either pairwise key or address is 00:00:00:00:00:00
919 * for transmit-only keys. Search the index. */
920 if (b43_new_kidx_api(dev
))
924 for (i
= sta_keys_start
; i
< dev
->max_nr_keys
; i
++) {
925 if (!dev
->key
[i
].keyconf
) {
932 b43err(dev
->wl
, "Out of hardware key memory\n");
936 B43_WARN_ON(index
> 3);
938 do_key_write(dev
, index
, algorithm
, key
, key_len
, mac_addr
);
939 if ((index
<= 3) && !b43_new_kidx_api(dev
)) {
941 B43_WARN_ON(mac_addr
);
942 do_key_write(dev
, index
+ 4, algorithm
, key
, key_len
, NULL
);
944 keyconf
->hw_key_idx
= index
;
945 dev
->key
[index
].keyconf
= keyconf
;
950 static int b43_key_clear(struct b43_wldev
*dev
, int index
)
952 if (B43_WARN_ON((index
< 0) || (index
>= dev
->max_nr_keys
)))
954 do_key_write(dev
, index
, B43_SEC_ALGO_NONE
,
955 NULL
, B43_SEC_KEYSIZE
, NULL
);
956 if ((index
<= 3) && !b43_new_kidx_api(dev
)) {
957 do_key_write(dev
, index
+ 4, B43_SEC_ALGO_NONE
,
958 NULL
, B43_SEC_KEYSIZE
, NULL
);
960 dev
->key
[index
].keyconf
= NULL
;
965 static void b43_clear_keys(struct b43_wldev
*dev
)
969 for (i
= 0; i
< dev
->max_nr_keys
; i
++)
970 b43_key_clear(dev
, i
);
973 void b43_power_saving_ctl_bits(struct b43_wldev
*dev
, unsigned int ps_flags
)
981 B43_WARN_ON((ps_flags
& B43_PS_ENABLED
) &&
982 (ps_flags
& B43_PS_DISABLED
));
983 B43_WARN_ON((ps_flags
& B43_PS_AWAKE
) && (ps_flags
& B43_PS_ASLEEP
));
985 if (ps_flags
& B43_PS_ENABLED
) {
987 } else if (ps_flags
& B43_PS_DISABLED
) {
990 //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
991 // and thus is not an AP and we are associated, set bit 25
993 if (ps_flags
& B43_PS_AWAKE
) {
995 } else if (ps_flags
& B43_PS_ASLEEP
) {
998 //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
999 // or we are associated, or FIXME, or the latest PS-Poll packet sent was
1000 // successful, set bit26
1003 /* FIXME: For now we force awake-on and hwps-off */
1007 macctl
= b43_read32(dev
, B43_MMIO_MACCTL
);
1009 macctl
|= B43_MACCTL_HWPS
;
1011 macctl
&= ~B43_MACCTL_HWPS
;
1013 macctl
|= B43_MACCTL_AWAKE
;
1015 macctl
&= ~B43_MACCTL_AWAKE
;
1016 b43_write32(dev
, B43_MMIO_MACCTL
, macctl
);
1018 b43_read32(dev
, B43_MMIO_MACCTL
);
1019 if (awake
&& dev
->dev
->id
.revision
>= 5) {
1020 /* Wait for the microcode to wake up. */
1021 for (i
= 0; i
< 100; i
++) {
1022 ucstat
= b43_shm_read16(dev
, B43_SHM_SHARED
,
1023 B43_SHM_SH_UCODESTAT
);
1024 if (ucstat
!= B43_SHM_SH_UCODESTAT_SLEEP
)
1031 /* Turn the Analog ON/OFF */
1032 static void b43_switch_analog(struct b43_wldev
*dev
, int on
)
1034 switch (dev
->phy
.type
) {
1037 b43_write16(dev
, B43_MMIO_PHY0
, on
? 0 : 0xF4);
1040 b43_phy_write(dev
, B43_NPHY_AFECTL_OVER
,
1048 void b43_wireless_core_reset(struct b43_wldev
*dev
, u32 flags
)
1053 flags
|= B43_TMSLOW_PHYCLKEN
;
1054 flags
|= B43_TMSLOW_PHYRESET
;
1055 ssb_device_enable(dev
->dev
, flags
);
1056 msleep(2); /* Wait for the PLL to turn on. */
1058 /* Now take the PHY out of Reset again */
1059 tmslow
= ssb_read32(dev
->dev
, SSB_TMSLOW
);
1060 tmslow
|= SSB_TMSLOW_FGC
;
1061 tmslow
&= ~B43_TMSLOW_PHYRESET
;
1062 ssb_write32(dev
->dev
, SSB_TMSLOW
, tmslow
);
1063 ssb_read32(dev
->dev
, SSB_TMSLOW
); /* flush */
1065 tmslow
&= ~SSB_TMSLOW_FGC
;
1066 ssb_write32(dev
->dev
, SSB_TMSLOW
, tmslow
);
1067 ssb_read32(dev
->dev
, SSB_TMSLOW
); /* flush */
1070 /* Turn Analog ON */
1071 b43_switch_analog(dev
, 1);
1073 macctl
= b43_read32(dev
, B43_MMIO_MACCTL
);
1074 macctl
&= ~B43_MACCTL_GMODE
;
1075 if (flags
& B43_TMSLOW_GMODE
)
1076 macctl
|= B43_MACCTL_GMODE
;
1077 macctl
|= B43_MACCTL_IHR_ENABLED
;
1078 b43_write32(dev
, B43_MMIO_MACCTL
, macctl
);
1081 static void handle_irq_transmit_status(struct b43_wldev
*dev
)
1085 struct b43_txstatus stat
;
1088 v0
= b43_read32(dev
, B43_MMIO_XMITSTAT_0
);
1089 if (!(v0
& 0x00000001))
1091 v1
= b43_read32(dev
, B43_MMIO_XMITSTAT_1
);
1093 stat
.cookie
= (v0
>> 16);
1094 stat
.seq
= (v1
& 0x0000FFFF);
1095 stat
.phy_stat
= ((v1
& 0x00FF0000) >> 16);
1096 tmp
= (v0
& 0x0000FFFF);
1097 stat
.frame_count
= ((tmp
& 0xF000) >> 12);
1098 stat
.rts_count
= ((tmp
& 0x0F00) >> 8);
1099 stat
.supp_reason
= ((tmp
& 0x001C) >> 2);
1100 stat
.pm_indicated
= !!(tmp
& 0x0080);
1101 stat
.intermediate
= !!(tmp
& 0x0040);
1102 stat
.for_ampdu
= !!(tmp
& 0x0020);
1103 stat
.acked
= !!(tmp
& 0x0002);
1105 b43_handle_txstatus(dev
, &stat
);
1109 static void drain_txstatus_queue(struct b43_wldev
*dev
)
1113 if (dev
->dev
->id
.revision
< 5)
1115 /* Read all entries from the microcode TXstatus FIFO
1116 * and throw them away.
1119 dummy
= b43_read32(dev
, B43_MMIO_XMITSTAT_0
);
1120 if (!(dummy
& 0x00000001))
1122 dummy
= b43_read32(dev
, B43_MMIO_XMITSTAT_1
);
1126 static u32
b43_jssi_read(struct b43_wldev
*dev
)
1130 val
= b43_shm_read16(dev
, B43_SHM_SHARED
, 0x08A);
1132 val
|= b43_shm_read16(dev
, B43_SHM_SHARED
, 0x088);
1137 static void b43_jssi_write(struct b43_wldev
*dev
, u32 jssi
)
1139 b43_shm_write16(dev
, B43_SHM_SHARED
, 0x088, (jssi
& 0x0000FFFF));
1140 b43_shm_write16(dev
, B43_SHM_SHARED
, 0x08A, (jssi
& 0xFFFF0000) >> 16);
1143 static void b43_generate_noise_sample(struct b43_wldev
*dev
)
1145 b43_jssi_write(dev
, 0x7F7F7F7F);
1146 b43_write32(dev
, B43_MMIO_MACCMD
,
1147 b43_read32(dev
, B43_MMIO_MACCMD
) | B43_MACCMD_BGNOISE
);
1148 B43_WARN_ON(dev
->noisecalc
.channel_at_start
!= dev
->phy
.channel
);
1151 static void b43_calculate_link_quality(struct b43_wldev
*dev
)
1153 /* Top half of Link Quality calculation. */
1155 if (dev
->noisecalc
.calculation_running
)
1157 dev
->noisecalc
.channel_at_start
= dev
->phy
.channel
;
1158 dev
->noisecalc
.calculation_running
= 1;
1159 dev
->noisecalc
.nr_samples
= 0;
1161 b43_generate_noise_sample(dev
);
1164 static void handle_irq_noise(struct b43_wldev
*dev
)
1166 struct b43_phy
*phy
= &dev
->phy
;
1172 /* Bottom half of Link Quality calculation. */
1174 B43_WARN_ON(!dev
->noisecalc
.calculation_running
);
1175 if (dev
->noisecalc
.channel_at_start
!= phy
->channel
)
1176 goto drop_calculation
;
1177 *((__le32
*)noise
) = cpu_to_le32(b43_jssi_read(dev
));
1178 if (noise
[0] == 0x7F || noise
[1] == 0x7F ||
1179 noise
[2] == 0x7F || noise
[3] == 0x7F)
1182 /* Get the noise samples. */
1183 B43_WARN_ON(dev
->noisecalc
.nr_samples
>= 8);
1184 i
= dev
->noisecalc
.nr_samples
;
1185 noise
[0] = clamp_val(noise
[0], 0, ARRAY_SIZE(phy
->nrssi_lt
) - 1);
1186 noise
[1] = clamp_val(noise
[1], 0, ARRAY_SIZE(phy
->nrssi_lt
) - 1);
1187 noise
[2] = clamp_val(noise
[2], 0, ARRAY_SIZE(phy
->nrssi_lt
) - 1);
1188 noise
[3] = clamp_val(noise
[3], 0, ARRAY_SIZE(phy
->nrssi_lt
) - 1);
1189 dev
->noisecalc
.samples
[i
][0] = phy
->nrssi_lt
[noise
[0]];
1190 dev
->noisecalc
.samples
[i
][1] = phy
->nrssi_lt
[noise
[1]];
1191 dev
->noisecalc
.samples
[i
][2] = phy
->nrssi_lt
[noise
[2]];
1192 dev
->noisecalc
.samples
[i
][3] = phy
->nrssi_lt
[noise
[3]];
1193 dev
->noisecalc
.nr_samples
++;
1194 if (dev
->noisecalc
.nr_samples
== 8) {
1195 /* Calculate the Link Quality by the noise samples. */
1197 for (i
= 0; i
< 8; i
++) {
1198 for (j
= 0; j
< 4; j
++)
1199 average
+= dev
->noisecalc
.samples
[i
][j
];
1205 tmp
= b43_shm_read16(dev
, B43_SHM_SHARED
, 0x40C);
1206 tmp
= (tmp
/ 128) & 0x1F;
1216 dev
->stats
.link_noise
= average
;
1218 dev
->noisecalc
.calculation_running
= 0;
1222 b43_generate_noise_sample(dev
);
1225 static void handle_irq_tbtt_indication(struct b43_wldev
*dev
)
1227 if (b43_is_mode(dev
->wl
, IEEE80211_IF_TYPE_AP
)) {
1230 if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
1231 b43_power_saving_ctl_bits(dev
, 0);
1233 if (b43_is_mode(dev
->wl
, IEEE80211_IF_TYPE_IBSS
))
1237 static void handle_irq_atim_end(struct b43_wldev
*dev
)
1239 if (dev
->dfq_valid
) {
1240 b43_write32(dev
, B43_MMIO_MACCMD
,
1241 b43_read32(dev
, B43_MMIO_MACCMD
)
1242 | B43_MACCMD_DFQ_VALID
);
1247 static void handle_irq_pmq(struct b43_wldev
*dev
)
1254 tmp
= b43_read32(dev
, B43_MMIO_PS_STATUS
);
1255 if (!(tmp
& 0x00000008))
1258 /* 16bit write is odd, but correct. */
1259 b43_write16(dev
, B43_MMIO_PS_STATUS
, 0x0002);
1262 static void b43_write_template_common(struct b43_wldev
*dev
,
1263 const u8
* data
, u16 size
,
1265 u16 shm_size_offset
, u8 rate
)
1268 struct b43_plcp_hdr4 plcp
;
1271 b43_generate_plcp_hdr(&plcp
, size
+ FCS_LEN
, rate
);
1272 b43_ram_write(dev
, ram_offset
, le32_to_cpu(plcp
.data
));
1273 ram_offset
+= sizeof(u32
);
1274 /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
1275 * So leave the first two bytes of the next write blank.
1277 tmp
= (u32
) (data
[0]) << 16;
1278 tmp
|= (u32
) (data
[1]) << 24;
1279 b43_ram_write(dev
, ram_offset
, tmp
);
1280 ram_offset
+= sizeof(u32
);
1281 for (i
= 2; i
< size
; i
+= sizeof(u32
)) {
1282 tmp
= (u32
) (data
[i
+ 0]);
1284 tmp
|= (u32
) (data
[i
+ 1]) << 8;
1286 tmp
|= (u32
) (data
[i
+ 2]) << 16;
1288 tmp
|= (u32
) (data
[i
+ 3]) << 24;
1289 b43_ram_write(dev
, ram_offset
+ i
- 2, tmp
);
1291 b43_shm_write16(dev
, B43_SHM_SHARED
, shm_size_offset
,
1292 size
+ sizeof(struct b43_plcp_hdr6
));
1295 /* Check if the use of the antenna that ieee80211 told us to
1296 * use is possible. This will fall back to DEFAULT.
1297 * "antenna_nr" is the antenna identifier we got from ieee80211. */
1298 u8
b43_ieee80211_antenna_sanitize(struct b43_wldev
*dev
,
1303 if (antenna_nr
== 0) {
1304 /* Zero means "use default antenna". That's always OK. */
1308 /* Get the mask of available antennas. */
1310 antenna_mask
= dev
->dev
->bus
->sprom
.ant_available_bg
;
1312 antenna_mask
= dev
->dev
->bus
->sprom
.ant_available_a
;
1314 if (!(antenna_mask
& (1 << (antenna_nr
- 1)))) {
1315 /* This antenna is not available. Fall back to default. */
1322 static int b43_antenna_from_ieee80211(struct b43_wldev
*dev
, u8 antenna
)
1324 antenna
= b43_ieee80211_antenna_sanitize(dev
, antenna
);
1326 case 0: /* default/diversity */
1327 return B43_ANTENNA_DEFAULT
;
1328 case 1: /* Antenna 0 */
1329 return B43_ANTENNA0
;
1330 case 2: /* Antenna 1 */
1331 return B43_ANTENNA1
;
1332 case 3: /* Antenna 2 */
1333 return B43_ANTENNA2
;
1334 case 4: /* Antenna 3 */
1335 return B43_ANTENNA3
;
1337 return B43_ANTENNA_DEFAULT
;
1341 /* Convert a b43 antenna number value to the PHY TX control value. */
1342 static u16
b43_antenna_to_phyctl(int antenna
)
1346 return B43_TXH_PHY_ANT0
;
1348 return B43_TXH_PHY_ANT1
;
1350 return B43_TXH_PHY_ANT2
;
1352 return B43_TXH_PHY_ANT3
;
1353 case B43_ANTENNA_AUTO
:
1354 return B43_TXH_PHY_ANT01AUTO
;
1360 static void b43_write_beacon_template(struct b43_wldev
*dev
,
1362 u16 shm_size_offset
)
1364 unsigned int i
, len
, variable_len
;
1365 const struct ieee80211_mgmt
*bcn
;
1371 struct ieee80211_tx_info
*info
= IEEE80211_SKB_CB(dev
->wl
->current_beacon
);
1373 bcn
= (const struct ieee80211_mgmt
*)(dev
->wl
->current_beacon
->data
);
1374 len
= min((size_t) dev
->wl
->current_beacon
->len
,
1375 0x200 - sizeof(struct b43_plcp_hdr6
));
1376 rate
= ieee80211_get_tx_rate(dev
->wl
->hw
, info
)->hw_value
;
1378 b43_write_template_common(dev
, (const u8
*)bcn
,
1379 len
, ram_offset
, shm_size_offset
, rate
);
1381 /* Write the PHY TX control parameters. */
1382 antenna
= b43_antenna_from_ieee80211(dev
, info
->antenna_sel_tx
);
1383 antenna
= b43_antenna_to_phyctl(antenna
);
1384 ctl
= b43_shm_read16(dev
, B43_SHM_SHARED
, B43_SHM_SH_BEACPHYCTL
);
1385 /* We can't send beacons with short preamble. Would get PHY errors. */
1386 ctl
&= ~B43_TXH_PHY_SHORTPRMBL
;
1387 ctl
&= ~B43_TXH_PHY_ANT
;
1388 ctl
&= ~B43_TXH_PHY_ENC
;
1390 if (b43_is_cck_rate(rate
))
1391 ctl
|= B43_TXH_PHY_ENC_CCK
;
1393 ctl
|= B43_TXH_PHY_ENC_OFDM
;
1394 b43_shm_write16(dev
, B43_SHM_SHARED
, B43_SHM_SH_BEACPHYCTL
, ctl
);
1396 /* Find the position of the TIM and the DTIM_period value
1397 * and write them to SHM. */
1398 ie
= bcn
->u
.beacon
.variable
;
1399 variable_len
= len
- offsetof(struct ieee80211_mgmt
, u
.beacon
.variable
);
1400 for (i
= 0; i
< variable_len
- 2; ) {
1401 uint8_t ie_id
, ie_len
;
1408 /* This is the TIM Information Element */
1410 /* Check whether the ie_len is in the beacon data range. */
1411 if (variable_len
< ie_len
+ 2 + i
)
1413 /* A valid TIM is at least 4 bytes long. */
1418 tim_position
= sizeof(struct b43_plcp_hdr6
);
1419 tim_position
+= offsetof(struct ieee80211_mgmt
, u
.beacon
.variable
);
1422 dtim_period
= ie
[i
+ 3];
1424 b43_shm_write16(dev
, B43_SHM_SHARED
,
1425 B43_SHM_SH_TIMBPOS
, tim_position
);
1426 b43_shm_write16(dev
, B43_SHM_SHARED
,
1427 B43_SHM_SH_DTIMPER
, dtim_period
);
1433 b43warn(dev
->wl
, "Did not find a valid TIM IE in "
1434 "the beacon template packet. AP or IBSS operation "
1435 "may be broken.\n");
1437 b43dbg(dev
->wl
, "Updated beacon template\n");
1440 static void b43_write_probe_resp_plcp(struct b43_wldev
*dev
,
1441 u16 shm_offset
, u16 size
,
1442 struct ieee80211_rate
*rate
)
1444 struct b43_plcp_hdr4 plcp
;
1449 b43_generate_plcp_hdr(&plcp
, size
+ FCS_LEN
, rate
->hw_value
);
1450 dur
= ieee80211_generic_frame_duration(dev
->wl
->hw
,
1453 /* Write PLCP in two parts and timing for packet transfer */
1454 tmp
= le32_to_cpu(plcp
.data
);
1455 b43_shm_write16(dev
, B43_SHM_SHARED
, shm_offset
, tmp
& 0xFFFF);
1456 b43_shm_write16(dev
, B43_SHM_SHARED
, shm_offset
+ 2, tmp
>> 16);
1457 b43_shm_write16(dev
, B43_SHM_SHARED
, shm_offset
+ 6, le16_to_cpu(dur
));
1460 /* Instead of using custom probe response template, this function
1461 * just patches custom beacon template by:
1462 * 1) Changing packet type
1463 * 2) Patching duration field
1466 static const u8
* b43_generate_probe_resp(struct b43_wldev
*dev
,
1468 struct ieee80211_rate
*rate
)
1472 u16 src_size
, elem_size
, src_pos
, dest_pos
;
1474 struct ieee80211_hdr
*hdr
;
1477 src_size
= dev
->wl
->current_beacon
->len
;
1478 src_data
= (const u8
*)dev
->wl
->current_beacon
->data
;
1480 /* Get the start offset of the variable IEs in the packet. */
1481 ie_start
= offsetof(struct ieee80211_mgmt
, u
.probe_resp
.variable
);
1482 B43_WARN_ON(ie_start
!= offsetof(struct ieee80211_mgmt
, u
.beacon
.variable
));
1484 if (B43_WARN_ON(src_size
< ie_start
))
1487 dest_data
= kmalloc(src_size
, GFP_ATOMIC
);
1488 if (unlikely(!dest_data
))
1491 /* Copy the static data and all Information Elements, except the TIM. */
1492 memcpy(dest_data
, src_data
, ie_start
);
1494 dest_pos
= ie_start
;
1495 for ( ; src_pos
< src_size
- 2; src_pos
+= elem_size
) {
1496 elem_size
= src_data
[src_pos
+ 1] + 2;
1497 if (src_data
[src_pos
] == 5) {
1498 /* This is the TIM. */
1501 memcpy(dest_data
+ dest_pos
, src_data
+ src_pos
,
1503 dest_pos
+= elem_size
;
1505 *dest_size
= dest_pos
;
1506 hdr
= (struct ieee80211_hdr
*)dest_data
;
1508 /* Set the frame control. */
1509 hdr
->frame_control
= cpu_to_le16(IEEE80211_FTYPE_MGMT
|
1510 IEEE80211_STYPE_PROBE_RESP
);
1511 dur
= ieee80211_generic_frame_duration(dev
->wl
->hw
,
1512 dev
->wl
->vif
, *dest_size
,
1514 hdr
->duration_id
= dur
;
1519 static void b43_write_probe_resp_template(struct b43_wldev
*dev
,
1521 u16 shm_size_offset
,
1522 struct ieee80211_rate
*rate
)
1524 const u8
*probe_resp_data
;
1527 size
= dev
->wl
->current_beacon
->len
;
1528 probe_resp_data
= b43_generate_probe_resp(dev
, &size
, rate
);
1529 if (unlikely(!probe_resp_data
))
1532 /* Looks like PLCP headers plus packet timings are stored for
1533 * all possible basic rates
1535 b43_write_probe_resp_plcp(dev
, 0x31A, size
, &b43_b_ratetable
[0]);
1536 b43_write_probe_resp_plcp(dev
, 0x32C, size
, &b43_b_ratetable
[1]);
1537 b43_write_probe_resp_plcp(dev
, 0x33E, size
, &b43_b_ratetable
[2]);
1538 b43_write_probe_resp_plcp(dev
, 0x350, size
, &b43_b_ratetable
[3]);
1540 size
= min((size_t) size
, 0x200 - sizeof(struct b43_plcp_hdr6
));
1541 b43_write_template_common(dev
, probe_resp_data
,
1542 size
, ram_offset
, shm_size_offset
,
1544 kfree(probe_resp_data
);
1547 static void handle_irq_beacon(struct b43_wldev
*dev
)
1549 struct b43_wl
*wl
= dev
->wl
;
1550 u32 cmd
, beacon0_valid
, beacon1_valid
;
1552 if (!b43_is_mode(wl
, IEEE80211_IF_TYPE_AP
))
1555 /* This is the bottom half of the asynchronous beacon update. */
1557 /* Ignore interrupt in the future. */
1558 dev
->irq_savedstate
&= ~B43_IRQ_BEACON
;
1560 cmd
= b43_read32(dev
, B43_MMIO_MACCMD
);
1561 beacon0_valid
= (cmd
& B43_MACCMD_BEACON0_VALID
);
1562 beacon1_valid
= (cmd
& B43_MACCMD_BEACON1_VALID
);
1564 /* Schedule interrupt manually, if busy. */
1565 if (beacon0_valid
&& beacon1_valid
) {
1566 b43_write32(dev
, B43_MMIO_GEN_IRQ_REASON
, B43_IRQ_BEACON
);
1567 dev
->irq_savedstate
|= B43_IRQ_BEACON
;
1571 if (!beacon0_valid
) {
1572 if (!wl
->beacon0_uploaded
) {
1573 b43_write_beacon_template(dev
, 0x68, 0x18);
1574 b43_write_probe_resp_template(dev
, 0x268, 0x4A,
1575 &__b43_ratetable
[3]);
1576 wl
->beacon0_uploaded
= 1;
1578 cmd
= b43_read32(dev
, B43_MMIO_MACCMD
);
1579 cmd
|= B43_MACCMD_BEACON0_VALID
;
1580 b43_write32(dev
, B43_MMIO_MACCMD
, cmd
);
1581 } else if (!beacon1_valid
) {
1582 if (!wl
->beacon1_uploaded
) {
1583 b43_write_beacon_template(dev
, 0x468, 0x1A);
1584 wl
->beacon1_uploaded
= 1;
1586 cmd
= b43_read32(dev
, B43_MMIO_MACCMD
);
1587 cmd
|= B43_MACCMD_BEACON1_VALID
;
1588 b43_write32(dev
, B43_MMIO_MACCMD
, cmd
);
1592 static void b43_beacon_update_trigger_work(struct work_struct
*work
)
1594 struct b43_wl
*wl
= container_of(work
, struct b43_wl
,
1595 beacon_update_trigger
);
1596 struct b43_wldev
*dev
;
1598 mutex_lock(&wl
->mutex
);
1599 dev
= wl
->current_dev
;
1600 if (likely(dev
&& (b43_status(dev
) >= B43_STAT_INITIALIZED
))) {
1601 spin_lock_irq(&wl
->irq_lock
);
1602 /* update beacon right away or defer to irq */
1603 dev
->irq_savedstate
= b43_read32(dev
, B43_MMIO_GEN_IRQ_MASK
);
1604 handle_irq_beacon(dev
);
1605 /* The handler might have updated the IRQ mask. */
1606 b43_write32(dev
, B43_MMIO_GEN_IRQ_MASK
,
1607 dev
->irq_savedstate
);
1609 spin_unlock_irq(&wl
->irq_lock
);
1611 mutex_unlock(&wl
->mutex
);
1614 /* Asynchronously update the packet templates in template RAM.
1615 * Locking: Requires wl->irq_lock to be locked. */
1616 static void b43_update_templates(struct b43_wl
*wl
, struct sk_buff
*beacon
)
1618 /* This is the top half of the ansynchronous beacon update.
1619 * The bottom half is the beacon IRQ.
1620 * Beacon update must be asynchronous to avoid sending an
1621 * invalid beacon. This can happen for example, if the firmware
1622 * transmits a beacon while we are updating it. */
1624 if (wl
->current_beacon
)
1625 dev_kfree_skb_any(wl
->current_beacon
);
1626 wl
->current_beacon
= beacon
;
1627 wl
->beacon0_uploaded
= 0;
1628 wl
->beacon1_uploaded
= 0;
1629 queue_work(wl
->hw
->workqueue
, &wl
->beacon_update_trigger
);
1632 static void b43_set_ssid(struct b43_wldev
*dev
, const u8
* ssid
, u8 ssid_len
)
1637 len
= min((u16
) ssid_len
, (u16
) 0x100);
1638 for (i
= 0; i
< len
; i
+= sizeof(u32
)) {
1639 tmp
= (u32
) (ssid
[i
+ 0]);
1641 tmp
|= (u32
) (ssid
[i
+ 1]) << 8;
1643 tmp
|= (u32
) (ssid
[i
+ 2]) << 16;
1645 tmp
|= (u32
) (ssid
[i
+ 3]) << 24;
1646 b43_shm_write32(dev
, B43_SHM_SHARED
, 0x380 + i
, tmp
);
1648 b43_shm_write16(dev
, B43_SHM_SHARED
, 0x48, len
);
1651 static void b43_set_beacon_int(struct b43_wldev
*dev
, u16 beacon_int
)
1654 if (dev
->dev
->id
.revision
>= 3) {
1655 b43_write32(dev
, B43_MMIO_TSF_CFP_REP
, (beacon_int
<< 16));
1656 b43_write32(dev
, B43_MMIO_TSF_CFP_START
, (beacon_int
<< 10));
1658 b43_write16(dev
, 0x606, (beacon_int
>> 6));
1659 b43_write16(dev
, 0x610, beacon_int
);
1661 b43_time_unlock(dev
);
1662 b43dbg(dev
->wl
, "Set beacon interval to %u\n", beacon_int
);
1665 static void b43_handle_firmware_panic(struct b43_wldev
*dev
)
1669 /* Read the register that contains the reason code for the panic. */
1670 reason
= b43_shm_read16(dev
, B43_SHM_SCRATCH
, B43_FWPANIC_REASON_REG
);
1671 b43err(dev
->wl
, "Whoopsy, firmware panic! Reason: %u\n", reason
);
1675 b43dbg(dev
->wl
, "The panic reason is unknown.\n");
1677 case B43_FWPANIC_DIE
:
1678 /* Do not restart the controller or firmware.
1679 * The device is nonfunctional from now on.
1680 * Restarting would result in this panic to trigger again,
1681 * so we avoid that recursion. */
1683 case B43_FWPANIC_RESTART
:
1684 b43_controller_restart(dev
, "Microcode panic");
1689 static void handle_irq_ucode_debug(struct b43_wldev
*dev
)
1691 unsigned int i
, cnt
;
1692 u16 reason
, marker_id
, marker_line
;
1695 /* The proprietary firmware doesn't have this IRQ. */
1696 if (!dev
->fw
.opensource
)
1699 /* Read the register that contains the reason code for this IRQ. */
1700 reason
= b43_shm_read16(dev
, B43_SHM_SCRATCH
, B43_DEBUGIRQ_REASON_REG
);
1703 case B43_DEBUGIRQ_PANIC
:
1704 b43_handle_firmware_panic(dev
);
1706 case B43_DEBUGIRQ_DUMP_SHM
:
1708 break; /* Only with driver debugging enabled. */
1709 buf
= kmalloc(4096, GFP_ATOMIC
);
1711 b43dbg(dev
->wl
, "SHM-dump: Failed to allocate memory\n");
1714 for (i
= 0; i
< 4096; i
+= 2) {
1715 u16 tmp
= b43_shm_read16(dev
, B43_SHM_SHARED
, i
);
1716 buf
[i
/ 2] = cpu_to_le16(tmp
);
1718 b43info(dev
->wl
, "Shared memory dump:\n");
1719 print_hex_dump(KERN_INFO
, "", DUMP_PREFIX_OFFSET
,
1720 16, 2, buf
, 4096, 1);
1723 case B43_DEBUGIRQ_DUMP_REGS
:
1725 break; /* Only with driver debugging enabled. */
1726 b43info(dev
->wl
, "Microcode register dump:\n");
1727 for (i
= 0, cnt
= 0; i
< 64; i
++) {
1728 u16 tmp
= b43_shm_read16(dev
, B43_SHM_SCRATCH
, i
);
1731 printk("r%02u: 0x%04X ", i
, tmp
);
1740 case B43_DEBUGIRQ_MARKER
:
1742 break; /* Only with driver debugging enabled. */
1743 marker_id
= b43_shm_read16(dev
, B43_SHM_SCRATCH
,
1745 marker_line
= b43_shm_read16(dev
, B43_SHM_SCRATCH
,
1746 B43_MARKER_LINE_REG
);
1747 b43info(dev
->wl
, "The firmware just executed the MARKER(%u) "
1748 "at line number %u\n",
1749 marker_id
, marker_line
);
1752 b43dbg(dev
->wl
, "Debug-IRQ triggered for unknown reason: %u\n",
1756 /* Acknowledge the debug-IRQ, so the firmware can continue. */
1757 b43_shm_write16(dev
, B43_SHM_SCRATCH
,
1758 B43_DEBUGIRQ_REASON_REG
, B43_DEBUGIRQ_ACK
);
1761 /* Interrupt handler bottom-half */
1762 static void b43_interrupt_tasklet(struct b43_wldev
*dev
)
1765 u32 dma_reason
[ARRAY_SIZE(dev
->dma_reason
)];
1766 u32 merged_dma_reason
= 0;
1768 unsigned long flags
;
1770 spin_lock_irqsave(&dev
->wl
->irq_lock
, flags
);
1772 B43_WARN_ON(b43_status(dev
) != B43_STAT_STARTED
);
1774 reason
= dev
->irq_reason
;
1775 for (i
= 0; i
< ARRAY_SIZE(dma_reason
); i
++) {
1776 dma_reason
[i
] = dev
->dma_reason
[i
];
1777 merged_dma_reason
|= dma_reason
[i
];
1780 if (unlikely(reason
& B43_IRQ_MAC_TXERR
))
1781 b43err(dev
->wl
, "MAC transmission error\n");
1783 if (unlikely(reason
& B43_IRQ_PHY_TXERR
)) {
1784 b43err(dev
->wl
, "PHY transmission error\n");
1786 if (unlikely(atomic_dec_and_test(&dev
->phy
.txerr_cnt
))) {
1787 atomic_set(&dev
->phy
.txerr_cnt
,
1788 B43_PHY_TX_BADNESS_LIMIT
);
1789 b43err(dev
->wl
, "Too many PHY TX errors, "
1790 "restarting the controller\n");
1791 b43_controller_restart(dev
, "PHY TX errors");
1795 if (unlikely(merged_dma_reason
& (B43_DMAIRQ_FATALMASK
|
1796 B43_DMAIRQ_NONFATALMASK
))) {
1797 if (merged_dma_reason
& B43_DMAIRQ_FATALMASK
) {
1798 b43err(dev
->wl
, "Fatal DMA error: "
1799 "0x%08X, 0x%08X, 0x%08X, "
1800 "0x%08X, 0x%08X, 0x%08X\n",
1801 dma_reason
[0], dma_reason
[1],
1802 dma_reason
[2], dma_reason
[3],
1803 dma_reason
[4], dma_reason
[5]);
1804 b43_controller_restart(dev
, "DMA error");
1806 spin_unlock_irqrestore(&dev
->wl
->irq_lock
, flags
);
1809 if (merged_dma_reason
& B43_DMAIRQ_NONFATALMASK
) {
1810 b43err(dev
->wl
, "DMA error: "
1811 "0x%08X, 0x%08X, 0x%08X, "
1812 "0x%08X, 0x%08X, 0x%08X\n",
1813 dma_reason
[0], dma_reason
[1],
1814 dma_reason
[2], dma_reason
[3],
1815 dma_reason
[4], dma_reason
[5]);
1819 if (unlikely(reason
& B43_IRQ_UCODE_DEBUG
))
1820 handle_irq_ucode_debug(dev
);
1821 if (reason
& B43_IRQ_TBTT_INDI
)
1822 handle_irq_tbtt_indication(dev
);
1823 if (reason
& B43_IRQ_ATIM_END
)
1824 handle_irq_atim_end(dev
);
1825 if (reason
& B43_IRQ_BEACON
)
1826 handle_irq_beacon(dev
);
1827 if (reason
& B43_IRQ_PMQ
)
1828 handle_irq_pmq(dev
);
1829 if (reason
& B43_IRQ_TXFIFO_FLUSH_OK
)
1831 if (reason
& B43_IRQ_NOISESAMPLE_OK
)
1832 handle_irq_noise(dev
);
1834 /* Check the DMA reason registers for received data. */
1835 if (dma_reason
[0] & B43_DMAIRQ_RX_DONE
) {
1836 if (b43_using_pio_transfers(dev
))
1837 b43_pio_rx(dev
->pio
.rx_queue
);
1839 b43_dma_rx(dev
->dma
.rx_ring
);
1841 B43_WARN_ON(dma_reason
[1] & B43_DMAIRQ_RX_DONE
);
1842 B43_WARN_ON(dma_reason
[2] & B43_DMAIRQ_RX_DONE
);
1843 B43_WARN_ON(dma_reason
[3] & B43_DMAIRQ_RX_DONE
);
1844 B43_WARN_ON(dma_reason
[4] & B43_DMAIRQ_RX_DONE
);
1845 B43_WARN_ON(dma_reason
[5] & B43_DMAIRQ_RX_DONE
);
1847 if (reason
& B43_IRQ_TX_OK
)
1848 handle_irq_transmit_status(dev
);
1850 b43_interrupt_enable(dev
, dev
->irq_savedstate
);
1852 spin_unlock_irqrestore(&dev
->wl
->irq_lock
, flags
);
1855 static void b43_interrupt_ack(struct b43_wldev
*dev
, u32 reason
)
1857 b43_write32(dev
, B43_MMIO_GEN_IRQ_REASON
, reason
);
1859 b43_write32(dev
, B43_MMIO_DMA0_REASON
, dev
->dma_reason
[0]);
1860 b43_write32(dev
, B43_MMIO_DMA1_REASON
, dev
->dma_reason
[1]);
1861 b43_write32(dev
, B43_MMIO_DMA2_REASON
, dev
->dma_reason
[2]);
1862 b43_write32(dev
, B43_MMIO_DMA3_REASON
, dev
->dma_reason
[3]);
1863 b43_write32(dev
, B43_MMIO_DMA4_REASON
, dev
->dma_reason
[4]);
1864 b43_write32(dev
, B43_MMIO_DMA5_REASON
, dev
->dma_reason
[5]);
1867 /* Interrupt handler top-half */
1868 static irqreturn_t
b43_interrupt_handler(int irq
, void *dev_id
)
1870 irqreturn_t ret
= IRQ_NONE
;
1871 struct b43_wldev
*dev
= dev_id
;
1877 spin_lock(&dev
->wl
->irq_lock
);
1879 if (b43_status(dev
) < B43_STAT_STARTED
)
1881 reason
= b43_read32(dev
, B43_MMIO_GEN_IRQ_REASON
);
1882 if (reason
== 0xffffffff) /* shared IRQ */
1885 reason
&= b43_read32(dev
, B43_MMIO_GEN_IRQ_MASK
);
1889 dev
->dma_reason
[0] = b43_read32(dev
, B43_MMIO_DMA0_REASON
)
1891 dev
->dma_reason
[1] = b43_read32(dev
, B43_MMIO_DMA1_REASON
)
1893 dev
->dma_reason
[2] = b43_read32(dev
, B43_MMIO_DMA2_REASON
)
1895 dev
->dma_reason
[3] = b43_read32(dev
, B43_MMIO_DMA3_REASON
)
1897 dev
->dma_reason
[4] = b43_read32(dev
, B43_MMIO_DMA4_REASON
)
1899 dev
->dma_reason
[5] = b43_read32(dev
, B43_MMIO_DMA5_REASON
)
1902 b43_interrupt_ack(dev
, reason
);
1903 /* disable all IRQs. They are enabled again in the bottom half. */
1904 dev
->irq_savedstate
= b43_interrupt_disable(dev
, B43_IRQ_ALL
);
1905 /* save the reason code and call our bottom half. */
1906 dev
->irq_reason
= reason
;
1907 tasklet_schedule(&dev
->isr_tasklet
);
1910 spin_unlock(&dev
->wl
->irq_lock
);
1915 static void do_release_fw(struct b43_firmware_file
*fw
)
1917 release_firmware(fw
->data
);
1919 fw
->filename
= NULL
;
1922 static void b43_release_firmware(struct b43_wldev
*dev
)
1924 do_release_fw(&dev
->fw
.ucode
);
1925 do_release_fw(&dev
->fw
.pcm
);
1926 do_release_fw(&dev
->fw
.initvals
);
1927 do_release_fw(&dev
->fw
.initvals_band
);
1930 static void b43_print_fw_helptext(struct b43_wl
*wl
, bool error
)
1934 text
= "You must go to "
1935 "http://linuxwireless.org/en/users/Drivers/b43#devicefirmware "
1936 "and download the latest firmware (version 4).\n";
1943 static int do_request_fw(struct b43_wldev
*dev
,
1945 struct b43_firmware_file
*fw
,
1948 char path
[sizeof(modparam_fwpostfix
) + 32];
1949 const struct firmware
*blob
;
1950 struct b43_fw_header
*hdr
;
1955 /* Don't fetch anything. Free possibly cached firmware. */
1960 if (strcmp(fw
->filename
, name
) == 0)
1961 return 0; /* Already have this fw. */
1962 /* Free the cached firmware first. */
1966 snprintf(path
, ARRAY_SIZE(path
),
1968 modparam_fwpostfix
, name
);
1969 err
= request_firmware(&blob
, path
, dev
->dev
->dev
);
1970 if (err
== -ENOENT
) {
1972 b43err(dev
->wl
, "Firmware file \"%s\" not found\n",
1977 b43err(dev
->wl
, "Firmware file \"%s\" request failed (err=%d)\n",
1981 if (blob
->size
< sizeof(struct b43_fw_header
))
1983 hdr
= (struct b43_fw_header
*)(blob
->data
);
1984 switch (hdr
->type
) {
1985 case B43_FW_TYPE_UCODE
:
1986 case B43_FW_TYPE_PCM
:
1987 size
= be32_to_cpu(hdr
->size
);
1988 if (size
!= blob
->size
- sizeof(struct b43_fw_header
))
1991 case B43_FW_TYPE_IV
:
2000 fw
->filename
= name
;
2005 b43err(dev
->wl
, "Firmware file \"%s\" format error.\n", path
);
2006 release_firmware(blob
);
2011 static int b43_request_firmware(struct b43_wldev
*dev
)
2013 struct b43_firmware
*fw
= &dev
->fw
;
2014 const u8 rev
= dev
->dev
->id
.revision
;
2015 const char *filename
;
2020 tmshigh
= ssb_read32(dev
->dev
, SSB_TMSHIGH
);
2021 if ((rev
>= 5) && (rev
<= 10))
2022 filename
= "ucode5";
2023 else if ((rev
>= 11) && (rev
<= 12))
2024 filename
= "ucode11";
2026 filename
= "ucode13";
2029 err
= do_request_fw(dev
, filename
, &fw
->ucode
, 0);
2034 if ((rev
>= 5) && (rev
<= 10))
2040 fw
->pcm_request_failed
= 0;
2041 err
= do_request_fw(dev
, filename
, &fw
->pcm
, 1);
2042 if (err
== -ENOENT
) {
2043 /* We did not find a PCM file? Not fatal, but
2044 * core rev <= 10 must do without hwcrypto then. */
2045 fw
->pcm_request_failed
= 1;
2050 switch (dev
->phy
.type
) {
2052 if ((rev
>= 5) && (rev
<= 10)) {
2053 if (tmshigh
& B43_TMSHIGH_HAVE_2GHZ_PHY
)
2054 filename
= "a0g1initvals5";
2056 filename
= "a0g0initvals5";
2058 goto err_no_initvals
;
2061 if ((rev
>= 5) && (rev
<= 10))
2062 filename
= "b0g0initvals5";
2064 filename
= "b0g0initvals13";
2066 goto err_no_initvals
;
2069 if ((rev
>= 11) && (rev
<= 12))
2070 filename
= "n0initvals11";
2072 goto err_no_initvals
;
2075 goto err_no_initvals
;
2077 err
= do_request_fw(dev
, filename
, &fw
->initvals
, 0);
2081 /* Get bandswitch initvals */
2082 switch (dev
->phy
.type
) {
2084 if ((rev
>= 5) && (rev
<= 10)) {
2085 if (tmshigh
& B43_TMSHIGH_HAVE_2GHZ_PHY
)
2086 filename
= "a0g1bsinitvals5";
2088 filename
= "a0g0bsinitvals5";
2089 } else if (rev
>= 11)
2092 goto err_no_initvals
;
2095 if ((rev
>= 5) && (rev
<= 10))
2096 filename
= "b0g0bsinitvals5";
2100 goto err_no_initvals
;
2103 if ((rev
>= 11) && (rev
<= 12))
2104 filename
= "n0bsinitvals11";
2106 goto err_no_initvals
;
2109 goto err_no_initvals
;
2111 err
= do_request_fw(dev
, filename
, &fw
->initvals_band
, 0);
2118 b43_print_fw_helptext(dev
->wl
, 1);
2123 b43err(dev
->wl
, "No microcode available for core rev %u\n", rev
);
2128 b43err(dev
->wl
, "No PCM available for core rev %u\n", rev
);
2133 b43err(dev
->wl
, "No Initial Values firmware file for PHY %u, "
2134 "core rev %u\n", dev
->phy
.type
, rev
);
2138 b43_release_firmware(dev
);
2142 static int b43_upload_microcode(struct b43_wldev
*dev
)
2144 const size_t hdr_len
= sizeof(struct b43_fw_header
);
2146 unsigned int i
, len
;
2147 u16 fwrev
, fwpatch
, fwdate
, fwtime
;
2151 /* Jump the microcode PSM to offset 0 */
2152 macctl
= b43_read32(dev
, B43_MMIO_MACCTL
);
2153 B43_WARN_ON(macctl
& B43_MACCTL_PSM_RUN
);
2154 macctl
|= B43_MACCTL_PSM_JMP0
;
2155 b43_write32(dev
, B43_MMIO_MACCTL
, macctl
);
2156 /* Zero out all microcode PSM registers and shared memory. */
2157 for (i
= 0; i
< 64; i
++)
2158 b43_shm_write16(dev
, B43_SHM_SCRATCH
, i
, 0);
2159 for (i
= 0; i
< 4096; i
+= 2)
2160 b43_shm_write16(dev
, B43_SHM_SHARED
, i
, 0);
2162 /* Upload Microcode. */
2163 data
= (__be32
*) (dev
->fw
.ucode
.data
->data
+ hdr_len
);
2164 len
= (dev
->fw
.ucode
.data
->size
- hdr_len
) / sizeof(__be32
);
2165 b43_shm_control_word(dev
, B43_SHM_UCODE
| B43_SHM_AUTOINC_W
, 0x0000);
2166 for (i
= 0; i
< len
; i
++) {
2167 b43_write32(dev
, B43_MMIO_SHM_DATA
, be32_to_cpu(data
[i
]));
2171 if (dev
->fw
.pcm
.data
) {
2172 /* Upload PCM data. */
2173 data
= (__be32
*) (dev
->fw
.pcm
.data
->data
+ hdr_len
);
2174 len
= (dev
->fw
.pcm
.data
->size
- hdr_len
) / sizeof(__be32
);
2175 b43_shm_control_word(dev
, B43_SHM_HW
, 0x01EA);
2176 b43_write32(dev
, B43_MMIO_SHM_DATA
, 0x00004000);
2177 /* No need for autoinc bit in SHM_HW */
2178 b43_shm_control_word(dev
, B43_SHM_HW
, 0x01EB);
2179 for (i
= 0; i
< len
; i
++) {
2180 b43_write32(dev
, B43_MMIO_SHM_DATA
, be32_to_cpu(data
[i
]));
2185 b43_write32(dev
, B43_MMIO_GEN_IRQ_REASON
, B43_IRQ_ALL
);
2187 /* Start the microcode PSM */
2188 macctl
= b43_read32(dev
, B43_MMIO_MACCTL
);
2189 macctl
&= ~B43_MACCTL_PSM_JMP0
;
2190 macctl
|= B43_MACCTL_PSM_RUN
;
2191 b43_write32(dev
, B43_MMIO_MACCTL
, macctl
);
2193 /* Wait for the microcode to load and respond */
2196 tmp
= b43_read32(dev
, B43_MMIO_GEN_IRQ_REASON
);
2197 if (tmp
== B43_IRQ_MAC_SUSPENDED
)
2201 b43err(dev
->wl
, "Microcode not responding\n");
2202 b43_print_fw_helptext(dev
->wl
, 1);
2206 msleep_interruptible(50);
2207 if (signal_pending(current
)) {
2212 b43_read32(dev
, B43_MMIO_GEN_IRQ_REASON
); /* dummy read */
2214 /* Get and check the revisions. */
2215 fwrev
= b43_shm_read16(dev
, B43_SHM_SHARED
, B43_SHM_SH_UCODEREV
);
2216 fwpatch
= b43_shm_read16(dev
, B43_SHM_SHARED
, B43_SHM_SH_UCODEPATCH
);
2217 fwdate
= b43_shm_read16(dev
, B43_SHM_SHARED
, B43_SHM_SH_UCODEDATE
);
2218 fwtime
= b43_shm_read16(dev
, B43_SHM_SHARED
, B43_SHM_SH_UCODETIME
);
2220 if (fwrev
<= 0x128) {
2221 b43err(dev
->wl
, "YOUR FIRMWARE IS TOO OLD. Firmware from "
2222 "binary drivers older than version 4.x is unsupported. "
2223 "You must upgrade your firmware files.\n");
2224 b43_print_fw_helptext(dev
->wl
, 1);
2228 dev
->fw
.rev
= fwrev
;
2229 dev
->fw
.patch
= fwpatch
;
2230 dev
->fw
.opensource
= (fwdate
== 0xFFFF);
2232 if (dev
->fw
.opensource
) {
2233 /* Patchlevel info is encoded in the "time" field. */
2234 dev
->fw
.patch
= fwtime
;
2235 b43info(dev
->wl
, "Loading OpenSource firmware version %u.%u%s\n",
2236 dev
->fw
.rev
, dev
->fw
.patch
,
2237 dev
->fw
.pcm_request_failed
? " (Hardware crypto not supported)" : "");
2239 b43info(dev
->wl
, "Loading firmware version %u.%u "
2240 "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
2242 (fwdate
>> 12) & 0xF, (fwdate
>> 8) & 0xF, fwdate
& 0xFF,
2243 (fwtime
>> 11) & 0x1F, (fwtime
>> 5) & 0x3F, fwtime
& 0x1F);
2244 if (dev
->fw
.pcm_request_failed
) {
2245 b43warn(dev
->wl
, "No \"pcm5.fw\" firmware file found. "
2246 "Hardware accelerated cryptography is disabled.\n");
2247 b43_print_fw_helptext(dev
->wl
, 0);
2251 if (b43_is_old_txhdr_format(dev
)) {
2252 b43warn(dev
->wl
, "You are using an old firmware image. "
2253 "Support for old firmware will be removed in July 2008.\n");
2254 b43_print_fw_helptext(dev
->wl
, 0);
2260 macctl
= b43_read32(dev
, B43_MMIO_MACCTL
);
2261 macctl
&= ~B43_MACCTL_PSM_RUN
;
2262 macctl
|= B43_MACCTL_PSM_JMP0
;
2263 b43_write32(dev
, B43_MMIO_MACCTL
, macctl
);
2268 static int b43_write_initvals(struct b43_wldev
*dev
,
2269 const struct b43_iv
*ivals
,
2273 const struct b43_iv
*iv
;
2278 BUILD_BUG_ON(sizeof(struct b43_iv
) != 6);
2280 for (i
= 0; i
< count
; i
++) {
2281 if (array_size
< sizeof(iv
->offset_size
))
2283 array_size
-= sizeof(iv
->offset_size
);
2284 offset
= be16_to_cpu(iv
->offset_size
);
2285 bit32
= !!(offset
& B43_IV_32BIT
);
2286 offset
&= B43_IV_OFFSET_MASK
;
2287 if (offset
>= 0x1000)
2292 if (array_size
< sizeof(iv
->data
.d32
))
2294 array_size
-= sizeof(iv
->data
.d32
);
2296 value
= get_unaligned_be32(&iv
->data
.d32
);
2297 b43_write32(dev
, offset
, value
);
2299 iv
= (const struct b43_iv
*)((const uint8_t *)iv
+
2305 if (array_size
< sizeof(iv
->data
.d16
))
2307 array_size
-= sizeof(iv
->data
.d16
);
2309 value
= be16_to_cpu(iv
->data
.d16
);
2310 b43_write16(dev
, offset
, value
);
2312 iv
= (const struct b43_iv
*)((const uint8_t *)iv
+
2323 b43err(dev
->wl
, "Initial Values Firmware file-format error.\n");
2324 b43_print_fw_helptext(dev
->wl
, 1);
2329 static int b43_upload_initvals(struct b43_wldev
*dev
)
2331 const size_t hdr_len
= sizeof(struct b43_fw_header
);
2332 const struct b43_fw_header
*hdr
;
2333 struct b43_firmware
*fw
= &dev
->fw
;
2334 const struct b43_iv
*ivals
;
2338 hdr
= (const struct b43_fw_header
*)(fw
->initvals
.data
->data
);
2339 ivals
= (const struct b43_iv
*)(fw
->initvals
.data
->data
+ hdr_len
);
2340 count
= be32_to_cpu(hdr
->size
);
2341 err
= b43_write_initvals(dev
, ivals
, count
,
2342 fw
->initvals
.data
->size
- hdr_len
);
2345 if (fw
->initvals_band
.data
) {
2346 hdr
= (const struct b43_fw_header
*)(fw
->initvals_band
.data
->data
);
2347 ivals
= (const struct b43_iv
*)(fw
->initvals_band
.data
->data
+ hdr_len
);
2348 count
= be32_to_cpu(hdr
->size
);
2349 err
= b43_write_initvals(dev
, ivals
, count
,
2350 fw
->initvals_band
.data
->size
- hdr_len
);
2359 /* Initialize the GPIOs
2360 * http://bcm-specs.sipsolutions.net/GPIO
2362 static int b43_gpio_init(struct b43_wldev
*dev
)
2364 struct ssb_bus
*bus
= dev
->dev
->bus
;
2365 struct ssb_device
*gpiodev
, *pcidev
= NULL
;
2368 b43_write32(dev
, B43_MMIO_MACCTL
, b43_read32(dev
, B43_MMIO_MACCTL
)
2369 & ~B43_MACCTL_GPOUTSMSK
);
2371 b43_write16(dev
, B43_MMIO_GPIO_MASK
, b43_read16(dev
, B43_MMIO_GPIO_MASK
)
2376 if (dev
->dev
->bus
->chip_id
== 0x4301) {
2380 if (0 /* FIXME: conditional unknown */ ) {
2381 b43_write16(dev
, B43_MMIO_GPIO_MASK
,
2382 b43_read16(dev
, B43_MMIO_GPIO_MASK
)
2387 if (dev
->dev
->bus
->sprom
.boardflags_lo
& B43_BFL_PACTRL
) {
2388 b43_write16(dev
, B43_MMIO_GPIO_MASK
,
2389 b43_read16(dev
, B43_MMIO_GPIO_MASK
)
2394 if (dev
->dev
->id
.revision
>= 2)
2395 mask
|= 0x0010; /* FIXME: This is redundant. */
2397 #ifdef CONFIG_SSB_DRIVER_PCICORE
2398 pcidev
= bus
->pcicore
.dev
;
2400 gpiodev
= bus
->chipco
.dev
? : pcidev
;
2403 ssb_write32(gpiodev
, B43_GPIO_CONTROL
,
2404 (ssb_read32(gpiodev
, B43_GPIO_CONTROL
)
2410 /* Turn off all GPIO stuff. Call this on module unload, for example. */
2411 static void b43_gpio_cleanup(struct b43_wldev
*dev
)
2413 struct ssb_bus
*bus
= dev
->dev
->bus
;
2414 struct ssb_device
*gpiodev
, *pcidev
= NULL
;
2416 #ifdef CONFIG_SSB_DRIVER_PCICORE
2417 pcidev
= bus
->pcicore
.dev
;
2419 gpiodev
= bus
->chipco
.dev
? : pcidev
;
2422 ssb_write32(gpiodev
, B43_GPIO_CONTROL
, 0);
2425 /* http://bcm-specs.sipsolutions.net/EnableMac */
2426 void b43_mac_enable(struct b43_wldev
*dev
)
2428 dev
->mac_suspended
--;
2429 B43_WARN_ON(dev
->mac_suspended
< 0);
2430 if (dev
->mac_suspended
== 0) {
2431 b43_write32(dev
, B43_MMIO_MACCTL
,
2432 b43_read32(dev
, B43_MMIO_MACCTL
)
2433 | B43_MACCTL_ENABLED
);
2434 b43_write32(dev
, B43_MMIO_GEN_IRQ_REASON
,
2435 B43_IRQ_MAC_SUSPENDED
);
2437 b43_read32(dev
, B43_MMIO_MACCTL
);
2438 b43_read32(dev
, B43_MMIO_GEN_IRQ_REASON
);
2439 b43_power_saving_ctl_bits(dev
, 0);
2443 /* http://bcm-specs.sipsolutions.net/SuspendMAC */
2444 void b43_mac_suspend(struct b43_wldev
*dev
)
2450 B43_WARN_ON(dev
->mac_suspended
< 0);
2452 if (dev
->mac_suspended
== 0) {
2453 b43_power_saving_ctl_bits(dev
, B43_PS_AWAKE
);
2454 b43_write32(dev
, B43_MMIO_MACCTL
,
2455 b43_read32(dev
, B43_MMIO_MACCTL
)
2456 & ~B43_MACCTL_ENABLED
);
2457 /* force pci to flush the write */
2458 b43_read32(dev
, B43_MMIO_MACCTL
);
2459 for (i
= 35; i
; i
--) {
2460 tmp
= b43_read32(dev
, B43_MMIO_GEN_IRQ_REASON
);
2461 if (tmp
& B43_IRQ_MAC_SUSPENDED
)
2465 /* Hm, it seems this will take some time. Use msleep(). */
2466 for (i
= 40; i
; i
--) {
2467 tmp
= b43_read32(dev
, B43_MMIO_GEN_IRQ_REASON
);
2468 if (tmp
& B43_IRQ_MAC_SUSPENDED
)
2472 b43err(dev
->wl
, "MAC suspend failed\n");
2475 dev
->mac_suspended
++;
2478 static void b43_adjust_opmode(struct b43_wldev
*dev
)
2480 struct b43_wl
*wl
= dev
->wl
;
2484 ctl
= b43_read32(dev
, B43_MMIO_MACCTL
);
2485 /* Reset status to STA infrastructure mode. */
2486 ctl
&= ~B43_MACCTL_AP
;
2487 ctl
&= ~B43_MACCTL_KEEP_CTL
;
2488 ctl
&= ~B43_MACCTL_KEEP_BADPLCP
;
2489 ctl
&= ~B43_MACCTL_KEEP_BAD
;
2490 ctl
&= ~B43_MACCTL_PROMISC
;
2491 ctl
&= ~B43_MACCTL_BEACPROMISC
;
2492 ctl
|= B43_MACCTL_INFRA
;
2494 if (b43_is_mode(wl
, IEEE80211_IF_TYPE_AP
))
2495 ctl
|= B43_MACCTL_AP
;
2496 else if (b43_is_mode(wl
, IEEE80211_IF_TYPE_IBSS
))
2497 ctl
&= ~B43_MACCTL_INFRA
;
2499 if (wl
->filter_flags
& FIF_CONTROL
)
2500 ctl
|= B43_MACCTL_KEEP_CTL
;
2501 if (wl
->filter_flags
& FIF_FCSFAIL
)
2502 ctl
|= B43_MACCTL_KEEP_BAD
;
2503 if (wl
->filter_flags
& FIF_PLCPFAIL
)
2504 ctl
|= B43_MACCTL_KEEP_BADPLCP
;
2505 if (wl
->filter_flags
& FIF_PROMISC_IN_BSS
)
2506 ctl
|= B43_MACCTL_PROMISC
;
2507 if (wl
->filter_flags
& FIF_BCN_PRBRESP_PROMISC
)
2508 ctl
|= B43_MACCTL_BEACPROMISC
;
2510 /* Workaround: On old hardware the HW-MAC-address-filter
2511 * doesn't work properly, so always run promisc in filter
2512 * it in software. */
2513 if (dev
->dev
->id
.revision
<= 4)
2514 ctl
|= B43_MACCTL_PROMISC
;
2516 b43_write32(dev
, B43_MMIO_MACCTL
, ctl
);
2519 if ((ctl
& B43_MACCTL_INFRA
) && !(ctl
& B43_MACCTL_AP
)) {
2520 if (dev
->dev
->bus
->chip_id
== 0x4306 &&
2521 dev
->dev
->bus
->chip_rev
== 3)
2526 b43_write16(dev
, 0x612, cfp_pretbtt
);
2529 static void b43_rate_memory_write(struct b43_wldev
*dev
, u16 rate
, int is_ofdm
)
2535 offset
+= (b43_plcp_get_ratecode_ofdm(rate
) & 0x000F) * 2;
2538 offset
+= (b43_plcp_get_ratecode_cck(rate
) & 0x000F) * 2;
2540 b43_shm_write16(dev
, B43_SHM_SHARED
, offset
+ 0x20,
2541 b43_shm_read16(dev
, B43_SHM_SHARED
, offset
));
2544 static void b43_rate_memory_init(struct b43_wldev
*dev
)
2546 switch (dev
->phy
.type
) {
2550 b43_rate_memory_write(dev
, B43_OFDM_RATE_6MB
, 1);
2551 b43_rate_memory_write(dev
, B43_OFDM_RATE_12MB
, 1);
2552 b43_rate_memory_write(dev
, B43_OFDM_RATE_18MB
, 1);
2553 b43_rate_memory_write(dev
, B43_OFDM_RATE_24MB
, 1);
2554 b43_rate_memory_write(dev
, B43_OFDM_RATE_36MB
, 1);
2555 b43_rate_memory_write(dev
, B43_OFDM_RATE_48MB
, 1);
2556 b43_rate_memory_write(dev
, B43_OFDM_RATE_54MB
, 1);
2557 if (dev
->phy
.type
== B43_PHYTYPE_A
)
2561 b43_rate_memory_write(dev
, B43_CCK_RATE_1MB
, 0);
2562 b43_rate_memory_write(dev
, B43_CCK_RATE_2MB
, 0);
2563 b43_rate_memory_write(dev
, B43_CCK_RATE_5MB
, 0);
2564 b43_rate_memory_write(dev
, B43_CCK_RATE_11MB
, 0);
2571 /* Set the default values for the PHY TX Control Words. */
2572 static void b43_set_phytxctl_defaults(struct b43_wldev
*dev
)
2576 ctl
|= B43_TXH_PHY_ENC_CCK
;
2577 ctl
|= B43_TXH_PHY_ANT01AUTO
;
2578 ctl
|= B43_TXH_PHY_TXPWR
;
2580 b43_shm_write16(dev
, B43_SHM_SHARED
, B43_SHM_SH_BEACPHYCTL
, ctl
);
2581 b43_shm_write16(dev
, B43_SHM_SHARED
, B43_SHM_SH_ACKCTSPHYCTL
, ctl
);
2582 b43_shm_write16(dev
, B43_SHM_SHARED
, B43_SHM_SH_PRPHYCTL
, ctl
);
2585 /* Set the TX-Antenna for management frames sent by firmware. */
2586 static void b43_mgmtframe_txantenna(struct b43_wldev
*dev
, int antenna
)
2591 ant
= b43_antenna_to_phyctl(antenna
);
2594 tmp
= b43_shm_read16(dev
, B43_SHM_SHARED
, B43_SHM_SH_ACKCTSPHYCTL
);
2595 tmp
= (tmp
& ~B43_TXH_PHY_ANT
) | ant
;
2596 b43_shm_write16(dev
, B43_SHM_SHARED
, B43_SHM_SH_ACKCTSPHYCTL
, tmp
);
2597 /* For Probe Resposes */
2598 tmp
= b43_shm_read16(dev
, B43_SHM_SHARED
, B43_SHM_SH_PRPHYCTL
);
2599 tmp
= (tmp
& ~B43_TXH_PHY_ANT
) | ant
;
2600 b43_shm_write16(dev
, B43_SHM_SHARED
, B43_SHM_SH_PRPHYCTL
, tmp
);
2603 /* This is the opposite of b43_chip_init() */
2604 static void b43_chip_exit(struct b43_wldev
*dev
)
2606 b43_radio_turn_off(dev
, 1);
2607 b43_gpio_cleanup(dev
);
2608 b43_lo_g_cleanup(dev
);
2609 /* firmware is released later */
2612 /* Initialize the chip
2613 * http://bcm-specs.sipsolutions.net/ChipInit
2615 static int b43_chip_init(struct b43_wldev
*dev
)
2617 struct b43_phy
*phy
= &dev
->phy
;
2619 u32 value32
, macctl
;
2622 /* Initialize the MAC control */
2623 macctl
= B43_MACCTL_IHR_ENABLED
| B43_MACCTL_SHM_ENABLED
;
2625 macctl
|= B43_MACCTL_GMODE
;
2626 macctl
|= B43_MACCTL_INFRA
;
2627 b43_write32(dev
, B43_MMIO_MACCTL
, macctl
);
2629 err
= b43_request_firmware(dev
);
2632 err
= b43_upload_microcode(dev
);
2634 goto out
; /* firmware is released later */
2636 err
= b43_gpio_init(dev
);
2638 goto out
; /* firmware is released later */
2640 err
= b43_upload_initvals(dev
);
2642 goto err_gpio_clean
;
2643 b43_radio_turn_on(dev
);
2645 b43_write16(dev
, 0x03E6, 0x0000);
2646 err
= b43_phy_init(dev
);
2650 /* Select initial Interference Mitigation. */
2651 tmp
= phy
->interfmode
;
2652 phy
->interfmode
= B43_INTERFMODE_NONE
;
2653 b43_radio_set_interference_mitigation(dev
, tmp
);
2655 b43_set_rx_antenna(dev
, B43_ANTENNA_DEFAULT
);
2656 b43_mgmtframe_txantenna(dev
, B43_ANTENNA_DEFAULT
);
2658 if (phy
->type
== B43_PHYTYPE_B
) {
2659 value16
= b43_read16(dev
, 0x005E);
2661 b43_write16(dev
, 0x005E, value16
);
2663 b43_write32(dev
, 0x0100, 0x01000000);
2664 if (dev
->dev
->id
.revision
< 5)
2665 b43_write32(dev
, 0x010C, 0x01000000);
2667 b43_write32(dev
, B43_MMIO_MACCTL
, b43_read32(dev
, B43_MMIO_MACCTL
)
2668 & ~B43_MACCTL_INFRA
);
2669 b43_write32(dev
, B43_MMIO_MACCTL
, b43_read32(dev
, B43_MMIO_MACCTL
)
2670 | B43_MACCTL_INFRA
);
2672 /* Probe Response Timeout value */
2673 /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
2674 b43_shm_write16(dev
, B43_SHM_SHARED
, 0x0074, 0x0000);
2676 /* Initially set the wireless operation mode. */
2677 b43_adjust_opmode(dev
);
2679 if (dev
->dev
->id
.revision
< 3) {
2680 b43_write16(dev
, 0x060E, 0x0000);
2681 b43_write16(dev
, 0x0610, 0x8000);
2682 b43_write16(dev
, 0x0604, 0x0000);
2683 b43_write16(dev
, 0x0606, 0x0200);
2685 b43_write32(dev
, 0x0188, 0x80000000);
2686 b43_write32(dev
, 0x018C, 0x02000000);
2688 b43_write32(dev
, B43_MMIO_GEN_IRQ_REASON
, 0x00004000);
2689 b43_write32(dev
, B43_MMIO_DMA0_IRQ_MASK
, 0x0001DC00);
2690 b43_write32(dev
, B43_MMIO_DMA1_IRQ_MASK
, 0x0000DC00);
2691 b43_write32(dev
, B43_MMIO_DMA2_IRQ_MASK
, 0x0000DC00);
2692 b43_write32(dev
, B43_MMIO_DMA3_IRQ_MASK
, 0x0001DC00);
2693 b43_write32(dev
, B43_MMIO_DMA4_IRQ_MASK
, 0x0000DC00);
2694 b43_write32(dev
, B43_MMIO_DMA5_IRQ_MASK
, 0x0000DC00);
2696 value32
= ssb_read32(dev
->dev
, SSB_TMSLOW
);
2697 value32
|= 0x00100000;
2698 ssb_write32(dev
->dev
, SSB_TMSLOW
, value32
);
2700 b43_write16(dev
, B43_MMIO_POWERUP_DELAY
,
2701 dev
->dev
->bus
->chipco
.fast_pwrup_delay
);
2704 b43dbg(dev
->wl
, "Chip initialized\n");
2709 b43_radio_turn_off(dev
, 1);
2711 b43_gpio_cleanup(dev
);
2715 static void b43_periodic_every60sec(struct b43_wldev
*dev
)
2717 struct b43_phy
*phy
= &dev
->phy
;
2719 if (phy
->type
!= B43_PHYTYPE_G
)
2721 if (dev
->dev
->bus
->sprom
.boardflags_lo
& B43_BFL_RSSI
) {
2722 b43_mac_suspend(dev
);
2723 b43_calc_nrssi_slope(dev
);
2724 if ((phy
->radio_ver
== 0x2050) && (phy
->radio_rev
== 8)) {
2725 u8 old_chan
= phy
->channel
;
2727 /* VCO Calibration */
2729 b43_radio_selectchannel(dev
, 1, 0);
2731 b43_radio_selectchannel(dev
, 13, 0);
2732 b43_radio_selectchannel(dev
, old_chan
, 0);
2734 b43_mac_enable(dev
);
2738 static void b43_periodic_every30sec(struct b43_wldev
*dev
)
2740 /* Update device statistics. */
2741 b43_calculate_link_quality(dev
);
2744 static void b43_periodic_every15sec(struct b43_wldev
*dev
)
2746 struct b43_phy
*phy
= &dev
->phy
;
2748 if (phy
->type
== B43_PHYTYPE_G
) {
2749 //TODO: update_aci_moving_average
2750 if (phy
->aci_enable
&& phy
->aci_wlan_automatic
) {
2751 b43_mac_suspend(dev
);
2752 if (!phy
->aci_enable
&& 1 /*TODO: not scanning? */ ) {
2753 if (0 /*TODO: bunch of conditions */ ) {
2754 b43_radio_set_interference_mitigation
2755 (dev
, B43_INTERFMODE_MANUALWLAN
);
2757 } else if (1 /*TODO*/) {
2759 if ((aci_average > 1000) && !(b43_radio_aci_scan(dev))) {
2760 b43_radio_set_interference_mitigation(dev,
2761 B43_INTERFMODE_NONE);
2765 b43_mac_enable(dev
);
2766 } else if (phy
->interfmode
== B43_INTERFMODE_NONWLAN
&&
2768 //TODO: implement rev1 workaround
2771 b43_phy_xmitpower(dev
); //FIXME: unless scanning?
2772 b43_lo_g_maintanance_work(dev
);
2773 //TODO for APHY (temperature?)
2775 atomic_set(&phy
->txerr_cnt
, B43_PHY_TX_BADNESS_LIMIT
);
2779 static void do_periodic_work(struct b43_wldev
*dev
)
2783 state
= dev
->periodic_state
;
2785 b43_periodic_every60sec(dev
);
2787 b43_periodic_every30sec(dev
);
2788 b43_periodic_every15sec(dev
);
2791 /* Periodic work locking policy:
2792 * The whole periodic work handler is protected by
2793 * wl->mutex. If another lock is needed somewhere in the
2794 * pwork callchain, it's aquired in-place, where it's needed.
2796 static void b43_periodic_work_handler(struct work_struct
*work
)
2798 struct b43_wldev
*dev
= container_of(work
, struct b43_wldev
,
2799 periodic_work
.work
);
2800 struct b43_wl
*wl
= dev
->wl
;
2801 unsigned long delay
;
2803 mutex_lock(&wl
->mutex
);
2805 if (unlikely(b43_status(dev
) != B43_STAT_STARTED
))
2807 if (b43_debug(dev
, B43_DBG_PWORK_STOP
))
2810 do_periodic_work(dev
);
2812 dev
->periodic_state
++;
2814 if (b43_debug(dev
, B43_DBG_PWORK_FAST
))
2815 delay
= msecs_to_jiffies(50);
2817 delay
= round_jiffies_relative(HZ
* 15);
2818 queue_delayed_work(wl
->hw
->workqueue
, &dev
->periodic_work
, delay
);
2820 mutex_unlock(&wl
->mutex
);
2823 static void b43_periodic_tasks_setup(struct b43_wldev
*dev
)
2825 struct delayed_work
*work
= &dev
->periodic_work
;
2827 dev
->periodic_state
= 0;
2828 INIT_DELAYED_WORK(work
, b43_periodic_work_handler
);
2829 queue_delayed_work(dev
->wl
->hw
->workqueue
, work
, 0);
2832 /* Check if communication with the device works correctly. */
2833 static int b43_validate_chipaccess(struct b43_wldev
*dev
)
2837 backup
= b43_shm_read32(dev
, B43_SHM_SHARED
, 0);
2839 /* Check for read/write and endianness problems. */
2840 b43_shm_write32(dev
, B43_SHM_SHARED
, 0, 0x55AAAA55);
2841 if (b43_shm_read32(dev
, B43_SHM_SHARED
, 0) != 0x55AAAA55)
2843 b43_shm_write32(dev
, B43_SHM_SHARED
, 0, 0xAA5555AA);
2844 if (b43_shm_read32(dev
, B43_SHM_SHARED
, 0) != 0xAA5555AA)
2847 b43_shm_write32(dev
, B43_SHM_SHARED
, 0, backup
);
2849 if ((dev
->dev
->id
.revision
>= 3) && (dev
->dev
->id
.revision
<= 10)) {
2850 /* The 32bit register shadows the two 16bit registers
2851 * with update sideeffects. Validate this. */
2852 b43_write16(dev
, B43_MMIO_TSF_CFP_START
, 0xAAAA);
2853 b43_write32(dev
, B43_MMIO_TSF_CFP_START
, 0xCCCCBBBB);
2854 if (b43_read16(dev
, B43_MMIO_TSF_CFP_START_LOW
) != 0xBBBB)
2856 if (b43_read16(dev
, B43_MMIO_TSF_CFP_START_HIGH
) != 0xCCCC)
2859 b43_write32(dev
, B43_MMIO_TSF_CFP_START
, 0);
2861 v
= b43_read32(dev
, B43_MMIO_MACCTL
);
2862 v
|= B43_MACCTL_GMODE
;
2863 if (v
!= (B43_MACCTL_GMODE
| B43_MACCTL_IHR_ENABLED
))
2868 b43err(dev
->wl
, "Failed to validate the chipaccess\n");
2872 static void b43_security_init(struct b43_wldev
*dev
)
2874 dev
->max_nr_keys
= (dev
->dev
->id
.revision
>= 5) ? 58 : 20;
2875 B43_WARN_ON(dev
->max_nr_keys
> ARRAY_SIZE(dev
->key
));
2876 dev
->ktp
= b43_shm_read16(dev
, B43_SHM_SHARED
, B43_SHM_SH_KTP
);
2877 /* KTP is a word address, but we address SHM bytewise.
2878 * So multiply by two.
2881 if (dev
->dev
->id
.revision
>= 5) {
2882 /* Number of RCMTA address slots */
2883 b43_write16(dev
, B43_MMIO_RCMTA_COUNT
, dev
->max_nr_keys
- 8);
2885 b43_clear_keys(dev
);
2888 static int b43_rng_read(struct hwrng
*rng
, u32
* data
)
2890 struct b43_wl
*wl
= (struct b43_wl
*)rng
->priv
;
2891 unsigned long flags
;
2893 /* Don't take wl->mutex here, as it could deadlock with
2894 * hwrng internal locking. It's not needed to take
2895 * wl->mutex here, anyway. */
2897 spin_lock_irqsave(&wl
->irq_lock
, flags
);
2898 *data
= b43_read16(wl
->current_dev
, B43_MMIO_RNG
);
2899 spin_unlock_irqrestore(&wl
->irq_lock
, flags
);
2901 return (sizeof(u16
));
2904 static void b43_rng_exit(struct b43_wl
*wl
)
2906 if (wl
->rng_initialized
)
2907 hwrng_unregister(&wl
->rng
);
2910 static int b43_rng_init(struct b43_wl
*wl
)
2914 snprintf(wl
->rng_name
, ARRAY_SIZE(wl
->rng_name
),
2915 "%s_%s", KBUILD_MODNAME
, wiphy_name(wl
->hw
->wiphy
));
2916 wl
->rng
.name
= wl
->rng_name
;
2917 wl
->rng
.data_read
= b43_rng_read
;
2918 wl
->rng
.priv
= (unsigned long)wl
;
2919 wl
->rng_initialized
= 1;
2920 err
= hwrng_register(&wl
->rng
);
2922 wl
->rng_initialized
= 0;
2923 b43err(wl
, "Failed to register the random "
2924 "number generator (%d)\n", err
);
2930 static int b43_op_tx(struct ieee80211_hw
*hw
,
2931 struct sk_buff
*skb
)
2933 struct b43_wl
*wl
= hw_to_b43_wl(hw
);
2934 struct b43_wldev
*dev
= wl
->current_dev
;
2935 unsigned long flags
;
2938 if (unlikely(skb
->len
< 2 + 2 + 6)) {
2939 /* Too short, this can't be a valid frame. */
2940 dev_kfree_skb_any(skb
);
2941 return NETDEV_TX_OK
;
2943 B43_WARN_ON(skb_shinfo(skb
)->nr_frags
);
2945 return NETDEV_TX_BUSY
;
2947 /* Transmissions on seperate queues can run concurrently. */
2948 read_lock_irqsave(&wl
->tx_lock
, flags
);
2951 if (likely(b43_status(dev
) >= B43_STAT_STARTED
)) {
2952 if (b43_using_pio_transfers(dev
))
2953 err
= b43_pio_tx(dev
, skb
);
2955 err
= b43_dma_tx(dev
, skb
);
2958 read_unlock_irqrestore(&wl
->tx_lock
, flags
);
2961 return NETDEV_TX_BUSY
;
2962 return NETDEV_TX_OK
;
2965 /* Locking: wl->irq_lock */
2966 static void b43_qos_params_upload(struct b43_wldev
*dev
,
2967 const struct ieee80211_tx_queue_params
*p
,
2970 u16 params
[B43_NR_QOSPARAMS
];
2971 int cw_min
, cw_max
, aifs
, bslots
, tmp
;
2974 const u16 aCWmin
= 0x0001;
2975 const u16 aCWmax
= 0x03FF;
2977 /* Calculate the default values for the parameters, if needed. */
2978 switch (shm_offset
) {
2980 aifs
= (p
->aifs
== -1) ? 2 : p
->aifs
;
2981 cw_min
= (p
->cw_min
== 0) ? ((aCWmin
+ 1) / 4 - 1) : p
->cw_min
;
2982 cw_max
= (p
->cw_max
== 0) ? ((aCWmin
+ 1) / 2 - 1) : p
->cw_max
;
2985 aifs
= (p
->aifs
== -1) ? 2 : p
->aifs
;
2986 cw_min
= (p
->cw_min
== 0) ? ((aCWmin
+ 1) / 2 - 1) : p
->cw_min
;
2987 cw_max
= (p
->cw_max
== 0) ? aCWmin
: p
->cw_max
;
2989 case B43_QOS_BESTEFFORT
:
2990 aifs
= (p
->aifs
== -1) ? 3 : p
->aifs
;
2991 cw_min
= (p
->cw_min
== 0) ? aCWmin
: p
->cw_min
;
2992 cw_max
= (p
->cw_max
== 0) ? aCWmax
: p
->cw_max
;
2994 case B43_QOS_BACKGROUND
:
2995 aifs
= (p
->aifs
== -1) ? 7 : p
->aifs
;
2996 cw_min
= (p
->cw_min
== 0) ? aCWmin
: p
->cw_min
;
2997 cw_max
= (p
->cw_max
== 0) ? aCWmax
: p
->cw_max
;
3007 bslots
= b43_read16(dev
, B43_MMIO_RNG
) % cw_min
;
3009 memset(¶ms
, 0, sizeof(params
));
3011 params
[B43_QOSPARAM_TXOP
] = p
->txop
* 32;
3012 params
[B43_QOSPARAM_CWMIN
] = cw_min
;
3013 params
[B43_QOSPARAM_CWMAX
] = cw_max
;
3014 params
[B43_QOSPARAM_CWCUR
] = cw_min
;
3015 params
[B43_QOSPARAM_AIFS
] = aifs
;
3016 params
[B43_QOSPARAM_BSLOTS
] = bslots
;
3017 params
[B43_QOSPARAM_REGGAP
] = bslots
+ aifs
;
3019 for (i
= 0; i
< ARRAY_SIZE(params
); i
++) {
3020 if (i
== B43_QOSPARAM_STATUS
) {
3021 tmp
= b43_shm_read16(dev
, B43_SHM_SHARED
,
3022 shm_offset
+ (i
* 2));
3023 /* Mark the parameters as updated. */
3025 b43_shm_write16(dev
, B43_SHM_SHARED
,
3026 shm_offset
+ (i
* 2),
3029 b43_shm_write16(dev
, B43_SHM_SHARED
,
3030 shm_offset
+ (i
* 2),
3036 /* Update the QOS parameters in hardware. */
3037 static void b43_qos_update(struct b43_wldev
*dev
)
3039 struct b43_wl
*wl
= dev
->wl
;
3040 struct b43_qos_params
*params
;
3041 unsigned long flags
;
3044 /* Mapping of mac80211 queues to b43 SHM offsets. */
3045 static const u16 qos_shm_offsets
[] = {
3046 [0] = B43_QOS_VOICE
,
3047 [1] = B43_QOS_VIDEO
,
3048 [2] = B43_QOS_BESTEFFORT
,
3049 [3] = B43_QOS_BACKGROUND
,
3051 BUILD_BUG_ON(ARRAY_SIZE(qos_shm_offsets
) != ARRAY_SIZE(wl
->qos_params
));
3053 b43_mac_suspend(dev
);
3054 spin_lock_irqsave(&wl
->irq_lock
, flags
);
3056 for (i
= 0; i
< ARRAY_SIZE(wl
->qos_params
); i
++) {
3057 params
= &(wl
->qos_params
[i
]);
3058 if (params
->need_hw_update
) {
3059 b43_qos_params_upload(dev
, &(params
->p
),
3060 qos_shm_offsets
[i
]);
3061 params
->need_hw_update
= 0;
3065 spin_unlock_irqrestore(&wl
->irq_lock
, flags
);
3066 b43_mac_enable(dev
);
3069 static void b43_qos_clear(struct b43_wl
*wl
)
3071 struct b43_qos_params
*params
;
3074 for (i
= 0; i
< ARRAY_SIZE(wl
->qos_params
); i
++) {
3075 params
= &(wl
->qos_params
[i
]);
3077 memset(&(params
->p
), 0, sizeof(params
->p
));
3078 params
->p
.aifs
= -1;
3079 params
->need_hw_update
= 1;
3083 /* Initialize the core's QOS capabilities */
3084 static void b43_qos_init(struct b43_wldev
*dev
)
3086 struct b43_wl
*wl
= dev
->wl
;
3089 /* Upload the current QOS parameters. */
3090 for (i
= 0; i
< ARRAY_SIZE(wl
->qos_params
); i
++)
3091 wl
->qos_params
[i
].need_hw_update
= 1;
3092 b43_qos_update(dev
);
3094 /* Enable QOS support. */
3095 b43_hf_write(dev
, b43_hf_read(dev
) | B43_HF_EDCF
);
3096 b43_write16(dev
, B43_MMIO_IFSCTL
,
3097 b43_read16(dev
, B43_MMIO_IFSCTL
)
3098 | B43_MMIO_IFSCTL_USE_EDCF
);
3101 static void b43_qos_update_work(struct work_struct
*work
)
3103 struct b43_wl
*wl
= container_of(work
, struct b43_wl
, qos_update_work
);
3104 struct b43_wldev
*dev
;
3106 mutex_lock(&wl
->mutex
);
3107 dev
= wl
->current_dev
;
3108 if (likely(dev
&& (b43_status(dev
) >= B43_STAT_INITIALIZED
)))
3109 b43_qos_update(dev
);
3110 mutex_unlock(&wl
->mutex
);
3113 static int b43_op_conf_tx(struct ieee80211_hw
*hw
, u16 _queue
,
3114 const struct ieee80211_tx_queue_params
*params
)
3116 struct b43_wl
*wl
= hw_to_b43_wl(hw
);
3117 unsigned long flags
;
3118 unsigned int queue
= (unsigned int)_queue
;
3119 struct b43_qos_params
*p
;
3121 if (queue
>= ARRAY_SIZE(wl
->qos_params
)) {
3122 /* Queue not available or don't support setting
3123 * params on this queue. Return success to not
3124 * confuse mac80211. */
3128 spin_lock_irqsave(&wl
->irq_lock
, flags
);
3129 p
= &(wl
->qos_params
[queue
]);
3130 memcpy(&(p
->p
), params
, sizeof(p
->p
));
3131 p
->need_hw_update
= 1;
3132 spin_unlock_irqrestore(&wl
->irq_lock
, flags
);
3134 queue_work(hw
->workqueue
, &wl
->qos_update_work
);
3139 static int b43_op_get_tx_stats(struct ieee80211_hw
*hw
,
3140 struct ieee80211_tx_queue_stats
*stats
)
3142 struct b43_wl
*wl
= hw_to_b43_wl(hw
);
3143 struct b43_wldev
*dev
= wl
->current_dev
;
3144 unsigned long flags
;
3149 spin_lock_irqsave(&wl
->irq_lock
, flags
);
3150 if (likely(b43_status(dev
) >= B43_STAT_STARTED
)) {
3151 if (b43_using_pio_transfers(dev
))
3152 b43_pio_get_tx_stats(dev
, stats
);
3154 b43_dma_get_tx_stats(dev
, stats
);
3157 spin_unlock_irqrestore(&wl
->irq_lock
, flags
);
3162 static int b43_op_get_stats(struct ieee80211_hw
*hw
,
3163 struct ieee80211_low_level_stats
*stats
)
3165 struct b43_wl
*wl
= hw_to_b43_wl(hw
);
3166 unsigned long flags
;
3168 spin_lock_irqsave(&wl
->irq_lock
, flags
);
3169 memcpy(stats
, &wl
->ieee_stats
, sizeof(*stats
));
3170 spin_unlock_irqrestore(&wl
->irq_lock
, flags
);
3175 static void b43_put_phy_into_reset(struct b43_wldev
*dev
)
3177 struct ssb_device
*sdev
= dev
->dev
;
3180 tmslow
= ssb_read32(sdev
, SSB_TMSLOW
);
3181 tmslow
&= ~B43_TMSLOW_GMODE
;
3182 tmslow
|= B43_TMSLOW_PHYRESET
;
3183 tmslow
|= SSB_TMSLOW_FGC
;
3184 ssb_write32(sdev
, SSB_TMSLOW
, tmslow
);
3187 tmslow
= ssb_read32(sdev
, SSB_TMSLOW
);
3188 tmslow
&= ~SSB_TMSLOW_FGC
;
3189 tmslow
|= B43_TMSLOW_PHYRESET
;
3190 ssb_write32(sdev
, SSB_TMSLOW
, tmslow
);
3194 static const char * band_to_string(enum ieee80211_band band
)
3197 case IEEE80211_BAND_5GHZ
:
3199 case IEEE80211_BAND_2GHZ
:
3208 /* Expects wl->mutex locked */
3209 static int b43_switch_band(struct b43_wl
*wl
, struct ieee80211_channel
*chan
)
3211 struct b43_wldev
*up_dev
= NULL
;
3212 struct b43_wldev
*down_dev
;
3213 struct b43_wldev
*d
;
3218 /* Find a device and PHY which supports the band. */
3219 list_for_each_entry(d
, &wl
->devlist
, list
) {
3220 switch (chan
->band
) {
3221 case IEEE80211_BAND_5GHZ
:
3222 if (d
->phy
.supports_5ghz
) {
3227 case IEEE80211_BAND_2GHZ
:
3228 if (d
->phy
.supports_2ghz
) {
3241 b43err(wl
, "Could not find a device for %s-GHz band operation\n",
3242 band_to_string(chan
->band
));
3245 if ((up_dev
== wl
->current_dev
) &&
3246 (!!wl
->current_dev
->phy
.gmode
== !!gmode
)) {
3247 /* This device is already running. */
3250 b43dbg(wl
, "Switching to %s-GHz band\n",
3251 band_to_string(chan
->band
));
3252 down_dev
= wl
->current_dev
;
3254 prev_status
= b43_status(down_dev
);
3255 /* Shutdown the currently running core. */
3256 if (prev_status
>= B43_STAT_STARTED
)
3257 b43_wireless_core_stop(down_dev
);
3258 if (prev_status
>= B43_STAT_INITIALIZED
)
3259 b43_wireless_core_exit(down_dev
);
3261 if (down_dev
!= up_dev
) {
3262 /* We switch to a different core, so we put PHY into
3263 * RESET on the old core. */
3264 b43_put_phy_into_reset(down_dev
);
3267 /* Now start the new core. */
3268 up_dev
->phy
.gmode
= gmode
;
3269 if (prev_status
>= B43_STAT_INITIALIZED
) {
3270 err
= b43_wireless_core_init(up_dev
);
3272 b43err(wl
, "Fatal: Could not initialize device for "
3273 "selected %s-GHz band\n",
3274 band_to_string(chan
->band
));
3278 if (prev_status
>= B43_STAT_STARTED
) {
3279 err
= b43_wireless_core_start(up_dev
);
3281 b43err(wl
, "Fatal: Coult not start device for "
3282 "selected %s-GHz band\n",
3283 band_to_string(chan
->band
));
3284 b43_wireless_core_exit(up_dev
);
3288 B43_WARN_ON(b43_status(up_dev
) != prev_status
);
3290 wl
->current_dev
= up_dev
;
3294 /* Whoops, failed to init the new core. No core is operating now. */
3295 wl
->current_dev
= NULL
;
3299 static int b43_op_config(struct ieee80211_hw
*hw
, struct ieee80211_conf
*conf
)
3301 struct b43_wl
*wl
= hw_to_b43_wl(hw
);
3302 struct b43_wldev
*dev
;
3303 struct b43_phy
*phy
;
3304 unsigned long flags
;
3309 mutex_lock(&wl
->mutex
);
3311 /* Switch the band (if necessary). This might change the active core. */
3312 err
= b43_switch_band(wl
, conf
->channel
);
3314 goto out_unlock_mutex
;
3315 dev
= wl
->current_dev
;
3318 /* Disable IRQs while reconfiguring the device.
3319 * This makes it possible to drop the spinlock throughout
3320 * the reconfiguration process. */
3321 spin_lock_irqsave(&wl
->irq_lock
, flags
);
3322 if (b43_status(dev
) < B43_STAT_STARTED
) {
3323 spin_unlock_irqrestore(&wl
->irq_lock
, flags
);
3324 goto out_unlock_mutex
;
3326 savedirqs
= b43_interrupt_disable(dev
, B43_IRQ_ALL
);
3327 spin_unlock_irqrestore(&wl
->irq_lock
, flags
);
3328 b43_synchronize_irq(dev
);
3330 /* Switch to the requested channel.
3331 * The firmware takes care of races with the TX handler. */
3332 if (conf
->channel
->hw_value
!= phy
->channel
)
3333 b43_radio_selectchannel(dev
, conf
->channel
->hw_value
, 0);
3335 /* Enable/Disable ShortSlot timing. */
3336 if ((!!(conf
->flags
& IEEE80211_CONF_SHORT_SLOT_TIME
)) !=
3338 B43_WARN_ON(phy
->type
!= B43_PHYTYPE_G
);
3339 if (conf
->flags
& IEEE80211_CONF_SHORT_SLOT_TIME
)
3340 b43_short_slot_timing_enable(dev
);
3342 b43_short_slot_timing_disable(dev
);
3345 dev
->wl
->radiotap_enabled
= !!(conf
->flags
& IEEE80211_CONF_RADIOTAP
);
3347 /* Adjust the desired TX power level. */
3348 if (conf
->power_level
!= 0) {
3349 if (conf
->power_level
!= phy
->power_level
) {
3350 phy
->power_level
= conf
->power_level
;
3351 b43_phy_xmitpower(dev
);
3355 /* Antennas for RX and management frame TX. */
3356 antenna
= b43_antenna_from_ieee80211(dev
, conf
->antenna_sel_tx
);
3357 b43_mgmtframe_txantenna(dev
, antenna
);
3358 antenna
= b43_antenna_from_ieee80211(dev
, conf
->antenna_sel_rx
);
3359 b43_set_rx_antenna(dev
, antenna
);
3361 /* Update templates for AP mode. */
3362 if (b43_is_mode(wl
, IEEE80211_IF_TYPE_AP
))
3363 b43_set_beacon_int(dev
, conf
->beacon_int
);
3365 if (!!conf
->radio_enabled
!= phy
->radio_on
) {
3366 if (conf
->radio_enabled
) {
3367 b43_radio_turn_on(dev
);
3368 b43info(dev
->wl
, "Radio turned on by software\n");
3369 if (!dev
->radio_hw_enable
) {
3370 b43info(dev
->wl
, "The hardware RF-kill button "
3371 "still turns the radio physically off. "
3372 "Press the button to turn it on.\n");
3375 b43_radio_turn_off(dev
, 0);
3376 b43info(dev
->wl
, "Radio turned off by software\n");
3380 spin_lock_irqsave(&wl
->irq_lock
, flags
);
3381 b43_interrupt_enable(dev
, savedirqs
);
3383 spin_unlock_irqrestore(&wl
->irq_lock
, flags
);
3385 mutex_unlock(&wl
->mutex
);
3390 static int b43_op_set_key(struct ieee80211_hw
*hw
, enum set_key_cmd cmd
,
3391 const u8
*local_addr
, const u8
*addr
,
3392 struct ieee80211_key_conf
*key
)
3394 struct b43_wl
*wl
= hw_to_b43_wl(hw
);
3395 struct b43_wldev
*dev
;
3396 unsigned long flags
;
3400 DECLARE_MAC_BUF(mac
);
3402 if (modparam_nohwcrypt
)
3403 return -ENOSPC
; /* User disabled HW-crypto */
3405 mutex_lock(&wl
->mutex
);
3406 spin_lock_irqsave(&wl
->irq_lock
, flags
);
3408 dev
= wl
->current_dev
;
3410 if (!dev
|| b43_status(dev
) < B43_STAT_INITIALIZED
)
3413 if (dev
->fw
.pcm_request_failed
) {
3414 /* We don't have firmware for the crypto engine.
3415 * Must use software-crypto. */
3423 if (key
->keylen
== 5)
3424 algorithm
= B43_SEC_ALGO_WEP40
;
3426 algorithm
= B43_SEC_ALGO_WEP104
;
3429 algorithm
= B43_SEC_ALGO_TKIP
;
3432 algorithm
= B43_SEC_ALGO_AES
;
3438 index
= (u8
) (key
->keyidx
);
3444 if (algorithm
== B43_SEC_ALGO_TKIP
) {
3445 /* FIXME: No TKIP hardware encryption for now. */
3450 if (is_broadcast_ether_addr(addr
)) {
3451 /* addr is FF:FF:FF:FF:FF:FF for default keys */
3452 err
= b43_key_write(dev
, index
, algorithm
,
3453 key
->key
, key
->keylen
, NULL
, key
);
3456 * either pairwise key or address is 00:00:00:00:00:00
3457 * for transmit-only keys
3459 err
= b43_key_write(dev
, -1, algorithm
,
3460 key
->key
, key
->keylen
, addr
, key
);
3465 if (algorithm
== B43_SEC_ALGO_WEP40
||
3466 algorithm
== B43_SEC_ALGO_WEP104
) {
3467 b43_hf_write(dev
, b43_hf_read(dev
) | B43_HF_USEDEFKEYS
);
3470 b43_hf_read(dev
) & ~B43_HF_USEDEFKEYS
);
3472 key
->flags
|= IEEE80211_KEY_FLAG_GENERATE_IV
;
3475 err
= b43_key_clear(dev
, key
->hw_key_idx
);
3484 spin_unlock_irqrestore(&wl
->irq_lock
, flags
);
3485 mutex_unlock(&wl
->mutex
);
3487 b43dbg(wl
, "%s hardware based encryption for keyidx: %d, "
3489 cmd
== SET_KEY
? "Using" : "Disabling", key
->keyidx
,
3490 print_mac(mac
, addr
));
3495 static void b43_op_configure_filter(struct ieee80211_hw
*hw
,
3496 unsigned int changed
, unsigned int *fflags
,
3497 int mc_count
, struct dev_addr_list
*mc_list
)
3499 struct b43_wl
*wl
= hw_to_b43_wl(hw
);
3500 struct b43_wldev
*dev
= wl
->current_dev
;
3501 unsigned long flags
;
3508 spin_lock_irqsave(&wl
->irq_lock
, flags
);
3509 *fflags
&= FIF_PROMISC_IN_BSS
|
3515 FIF_BCN_PRBRESP_PROMISC
;
3517 changed
&= FIF_PROMISC_IN_BSS
|
3523 FIF_BCN_PRBRESP_PROMISC
;
3525 wl
->filter_flags
= *fflags
;
3527 if (changed
&& b43_status(dev
) >= B43_STAT_INITIALIZED
)
3528 b43_adjust_opmode(dev
);
3529 spin_unlock_irqrestore(&wl
->irq_lock
, flags
);
3532 static int b43_op_config_interface(struct ieee80211_hw
*hw
,
3533 struct ieee80211_vif
*vif
,
3534 struct ieee80211_if_conf
*conf
)
3536 struct b43_wl
*wl
= hw_to_b43_wl(hw
);
3537 struct b43_wldev
*dev
= wl
->current_dev
;
3538 unsigned long flags
;
3542 mutex_lock(&wl
->mutex
);
3543 spin_lock_irqsave(&wl
->irq_lock
, flags
);
3544 B43_WARN_ON(wl
->vif
!= vif
);
3546 memcpy(wl
->bssid
, conf
->bssid
, ETH_ALEN
);
3548 memset(wl
->bssid
, 0, ETH_ALEN
);
3549 if (b43_status(dev
) >= B43_STAT_INITIALIZED
) {
3550 if (b43_is_mode(wl
, IEEE80211_IF_TYPE_AP
)) {
3551 B43_WARN_ON(conf
->type
!= IEEE80211_IF_TYPE_AP
);
3552 b43_set_ssid(dev
, conf
->ssid
, conf
->ssid_len
);
3554 b43_update_templates(wl
, conf
->beacon
);
3556 b43_write_mac_bssid_templates(dev
);
3558 spin_unlock_irqrestore(&wl
->irq_lock
, flags
);
3559 mutex_unlock(&wl
->mutex
);
3564 /* Locking: wl->mutex */
3565 static void b43_wireless_core_stop(struct b43_wldev
*dev
)
3567 struct b43_wl
*wl
= dev
->wl
;
3568 unsigned long flags
;
3570 if (b43_status(dev
) < B43_STAT_STARTED
)
3573 /* Disable and sync interrupts. We must do this before than
3574 * setting the status to INITIALIZED, as the interrupt handler
3575 * won't care about IRQs then. */
3576 spin_lock_irqsave(&wl
->irq_lock
, flags
);
3577 dev
->irq_savedstate
= b43_interrupt_disable(dev
, B43_IRQ_ALL
);
3578 b43_read32(dev
, B43_MMIO_GEN_IRQ_MASK
); /* flush */
3579 spin_unlock_irqrestore(&wl
->irq_lock
, flags
);
3580 b43_synchronize_irq(dev
);
3582 write_lock_irqsave(&wl
->tx_lock
, flags
);
3583 b43_set_status(dev
, B43_STAT_INITIALIZED
);
3584 write_unlock_irqrestore(&wl
->tx_lock
, flags
);
3587 mutex_unlock(&wl
->mutex
);
3588 /* Must unlock as it would otherwise deadlock. No races here.
3589 * Cancel the possibly running self-rearming periodic work. */
3590 cancel_delayed_work_sync(&dev
->periodic_work
);
3591 mutex_lock(&wl
->mutex
);
3593 b43_mac_suspend(dev
);
3594 free_irq(dev
->dev
->irq
, dev
);
3595 b43dbg(wl
, "Wireless interface stopped\n");
3598 /* Locking: wl->mutex */
3599 static int b43_wireless_core_start(struct b43_wldev
*dev
)
3603 B43_WARN_ON(b43_status(dev
) != B43_STAT_INITIALIZED
);
3605 drain_txstatus_queue(dev
);
3606 err
= request_irq(dev
->dev
->irq
, b43_interrupt_handler
,
3607 IRQF_SHARED
, KBUILD_MODNAME
, dev
);
3609 b43err(dev
->wl
, "Cannot request IRQ-%d\n", dev
->dev
->irq
);
3613 /* We are ready to run. */
3614 b43_set_status(dev
, B43_STAT_STARTED
);
3616 /* Start data flow (TX/RX). */
3617 b43_mac_enable(dev
);
3618 b43_interrupt_enable(dev
, dev
->irq_savedstate
);
3620 /* Start maintainance work */
3621 b43_periodic_tasks_setup(dev
);
3623 b43dbg(dev
->wl
, "Wireless interface started\n");
3628 /* Get PHY and RADIO versioning numbers */
3629 static int b43_phy_versioning(struct b43_wldev
*dev
)
3631 struct b43_phy
*phy
= &dev
->phy
;
3639 int unsupported
= 0;
3641 /* Get PHY versioning */
3642 tmp
= b43_read16(dev
, B43_MMIO_PHY_VER
);
3643 analog_type
= (tmp
& B43_PHYVER_ANALOG
) >> B43_PHYVER_ANALOG_SHIFT
;
3644 phy_type
= (tmp
& B43_PHYVER_TYPE
) >> B43_PHYVER_TYPE_SHIFT
;
3645 phy_rev
= (tmp
& B43_PHYVER_VERSION
);
3652 if (phy_rev
!= 2 && phy_rev
!= 4 && phy_rev
!= 6
3660 #ifdef CONFIG_B43_NPHY
3670 b43err(dev
->wl
, "FOUND UNSUPPORTED PHY "
3671 "(Analog %u, Type %u, Revision %u)\n",
3672 analog_type
, phy_type
, phy_rev
);
3675 b43dbg(dev
->wl
, "Found PHY: Analog %u, Type %u, Revision %u\n",
3676 analog_type
, phy_type
, phy_rev
);
3678 /* Get RADIO versioning */
3679 if (dev
->dev
->bus
->chip_id
== 0x4317) {
3680 if (dev
->dev
->bus
->chip_rev
== 0)
3682 else if (dev
->dev
->bus
->chip_rev
== 1)
3687 b43_write16(dev
, B43_MMIO_RADIO_CONTROL
, B43_RADIOCTL_ID
);
3688 tmp
= b43_read16(dev
, B43_MMIO_RADIO_DATA_LOW
);
3689 b43_write16(dev
, B43_MMIO_RADIO_CONTROL
, B43_RADIOCTL_ID
);
3690 tmp
|= (u32
)b43_read16(dev
, B43_MMIO_RADIO_DATA_HIGH
) << 16;
3692 radio_manuf
= (tmp
& 0x00000FFF);
3693 radio_ver
= (tmp
& 0x0FFFF000) >> 12;
3694 radio_rev
= (tmp
& 0xF0000000) >> 28;
3695 if (radio_manuf
!= 0x17F /* Broadcom */)
3699 if (radio_ver
!= 0x2060)
3703 if (radio_manuf
!= 0x17F)
3707 if ((radio_ver
& 0xFFF0) != 0x2050)
3711 if (radio_ver
!= 0x2050)
3715 if (radio_ver
!= 0x2055)
3722 b43err(dev
->wl
, "FOUND UNSUPPORTED RADIO "
3723 "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
3724 radio_manuf
, radio_ver
, radio_rev
);
3727 b43dbg(dev
->wl
, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
3728 radio_manuf
, radio_ver
, radio_rev
);
3730 phy
->radio_manuf
= radio_manuf
;
3731 phy
->radio_ver
= radio_ver
;
3732 phy
->radio_rev
= radio_rev
;
3734 phy
->analog
= analog_type
;
3735 phy
->type
= phy_type
;
3741 static void setup_struct_phy_for_init(struct b43_wldev
*dev
,
3742 struct b43_phy
*phy
)
3744 struct b43_txpower_lo_control
*lo
;
3747 memset(phy
->minlowsig
, 0xFF, sizeof(phy
->minlowsig
));
3748 memset(phy
->minlowsigpos
, 0, sizeof(phy
->minlowsigpos
));
3750 phy
->aci_enable
= 0;
3751 phy
->aci_wlan_automatic
= 0;
3752 phy
->aci_hw_rssi
= 0;
3754 phy
->radio_off_context
.valid
= 0;
3756 lo
= phy
->lo_control
;
3758 memset(lo
, 0, sizeof(*(phy
->lo_control
)));
3760 INIT_LIST_HEAD(&lo
->calib_list
);
3762 phy
->max_lb_gain
= 0;
3763 phy
->trsw_rx_gain
= 0;
3764 phy
->txpwr_offset
= 0;
3767 phy
->nrssislope
= 0;
3768 for (i
= 0; i
< ARRAY_SIZE(phy
->nrssi
); i
++)
3769 phy
->nrssi
[i
] = -1000;
3770 for (i
= 0; i
< ARRAY_SIZE(phy
->nrssi_lt
); i
++)
3771 phy
->nrssi_lt
[i
] = i
;
3773 phy
->lofcal
= 0xFFFF;
3774 phy
->initval
= 0xFFFF;
3776 phy
->interfmode
= B43_INTERFMODE_NONE
;
3777 phy
->channel
= 0xFF;
3779 phy
->hardware_power_control
= !!modparam_hwpctl
;
3781 /* PHY TX errors counter. */
3782 atomic_set(&phy
->txerr_cnt
, B43_PHY_TX_BADNESS_LIMIT
);
3784 /* OFDM-table address caching. */
3785 phy
->ofdmtab_addr_direction
= B43_OFDMTAB_DIRECTION_UNKNOWN
;
3788 static void setup_struct_wldev_for_init(struct b43_wldev
*dev
)
3792 /* Assume the radio is enabled. If it's not enabled, the state will
3793 * immediately get fixed on the first periodic work run. */
3794 dev
->radio_hw_enable
= 1;
3797 memset(&dev
->stats
, 0, sizeof(dev
->stats
));
3799 setup_struct_phy_for_init(dev
, &dev
->phy
);
3801 /* IRQ related flags */
3802 dev
->irq_reason
= 0;
3803 memset(dev
->dma_reason
, 0, sizeof(dev
->dma_reason
));
3804 dev
->irq_savedstate
= B43_IRQ_MASKTEMPLATE
;
3806 dev
->mac_suspended
= 1;
3808 /* Noise calculation context */
3809 memset(&dev
->noisecalc
, 0, sizeof(dev
->noisecalc
));
3812 static void b43_bluetooth_coext_enable(struct b43_wldev
*dev
)
3814 struct ssb_sprom
*sprom
= &dev
->dev
->bus
->sprom
;
3817 if (!modparam_btcoex
)
3819 if (!(sprom
->boardflags_lo
& B43_BFL_BTCOEXIST
))
3821 if (dev
->phy
.type
!= B43_PHYTYPE_B
&& !dev
->phy
.gmode
)
3824 hf
= b43_hf_read(dev
);
3825 if (sprom
->boardflags_lo
& B43_BFL_BTCMOD
)
3826 hf
|= B43_HF_BTCOEXALT
;
3828 hf
|= B43_HF_BTCOEX
;
3829 b43_hf_write(dev
, hf
);
3832 static void b43_bluetooth_coext_disable(struct b43_wldev
*dev
)
3834 if (!modparam_btcoex
)
3839 static void b43_imcfglo_timeouts_workaround(struct b43_wldev
*dev
)
3841 #ifdef CONFIG_SSB_DRIVER_PCICORE
3842 struct ssb_bus
*bus
= dev
->dev
->bus
;
3845 if (bus
->pcicore
.dev
&&
3846 bus
->pcicore
.dev
->id
.coreid
== SSB_DEV_PCI
&&
3847 bus
->pcicore
.dev
->id
.revision
<= 5) {
3848 /* IMCFGLO timeouts workaround. */
3849 tmp
= ssb_read32(dev
->dev
, SSB_IMCFGLO
);
3850 tmp
&= ~SSB_IMCFGLO_REQTO
;
3851 tmp
&= ~SSB_IMCFGLO_SERTO
;
3852 switch (bus
->bustype
) {
3853 case SSB_BUSTYPE_PCI
:
3854 case SSB_BUSTYPE_PCMCIA
:
3857 case SSB_BUSTYPE_SSB
:
3861 ssb_write32(dev
->dev
, SSB_IMCFGLO
, tmp
);
3863 #endif /* CONFIG_SSB_DRIVER_PCICORE */
3866 /* Write the short and long frame retry limit values. */
3867 static void b43_set_retry_limits(struct b43_wldev
*dev
,
3868 unsigned int short_retry
,
3869 unsigned int long_retry
)
3871 /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
3872 * the chip-internal counter. */
3873 short_retry
= min(short_retry
, (unsigned int)0xF);
3874 long_retry
= min(long_retry
, (unsigned int)0xF);
3876 b43_shm_write16(dev
, B43_SHM_SCRATCH
, B43_SHM_SC_SRLIMIT
,
3878 b43_shm_write16(dev
, B43_SHM_SCRATCH
, B43_SHM_SC_LRLIMIT
,
3882 static void b43_set_synth_pu_delay(struct b43_wldev
*dev
, bool idle
)
3886 /* The time value is in microseconds. */
3887 if (dev
->phy
.type
== B43_PHYTYPE_A
)
3891 if (b43_is_mode(dev
->wl
, IEEE80211_IF_TYPE_IBSS
) || idle
)
3893 if ((dev
->phy
.radio_ver
== 0x2050) && (dev
->phy
.radio_rev
== 8))
3894 pu_delay
= max(pu_delay
, (u16
)2400);
3896 b43_shm_write16(dev
, B43_SHM_SHARED
, B43_SHM_SH_SPUWKUP
, pu_delay
);
3899 /* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
3900 static void b43_set_pretbtt(struct b43_wldev
*dev
)
3904 /* The time value is in microseconds. */
3905 if (b43_is_mode(dev
->wl
, IEEE80211_IF_TYPE_IBSS
)) {
3908 if (dev
->phy
.type
== B43_PHYTYPE_A
)
3913 b43_shm_write16(dev
, B43_SHM_SHARED
, B43_SHM_SH_PRETBTT
, pretbtt
);
3914 b43_write16(dev
, B43_MMIO_TSF_CFP_PRETBTT
, pretbtt
);
3917 /* Shutdown a wireless core */
3918 /* Locking: wl->mutex */
3919 static void b43_wireless_core_exit(struct b43_wldev
*dev
)
3921 struct b43_phy
*phy
= &dev
->phy
;
3924 B43_WARN_ON(b43_status(dev
) > B43_STAT_INITIALIZED
);
3925 if (b43_status(dev
) != B43_STAT_INITIALIZED
)
3927 b43_set_status(dev
, B43_STAT_UNINIT
);
3929 /* Stop the microcode PSM. */
3930 macctl
= b43_read32(dev
, B43_MMIO_MACCTL
);
3931 macctl
&= ~B43_MACCTL_PSM_RUN
;
3932 macctl
|= B43_MACCTL_PSM_JMP0
;
3933 b43_write32(dev
, B43_MMIO_MACCTL
, macctl
);
3935 if (!dev
->suspend_in_progress
) {
3937 b43_rng_exit(dev
->wl
);
3942 b43_radio_turn_off(dev
, 1);
3943 b43_switch_analog(dev
, 0);
3944 if (phy
->dyn_tssi_tbl
)
3945 kfree(phy
->tssi2dbm
);
3946 kfree(phy
->lo_control
);
3947 phy
->lo_control
= NULL
;
3948 if (dev
->wl
->current_beacon
) {
3949 dev_kfree_skb_any(dev
->wl
->current_beacon
);
3950 dev
->wl
->current_beacon
= NULL
;
3953 ssb_device_disable(dev
->dev
, 0);
3954 ssb_bus_may_powerdown(dev
->dev
->bus
);
3957 /* Initialize a wireless core */
3958 static int b43_wireless_core_init(struct b43_wldev
*dev
)
3960 struct b43_wl
*wl
= dev
->wl
;
3961 struct ssb_bus
*bus
= dev
->dev
->bus
;
3962 struct ssb_sprom
*sprom
= &bus
->sprom
;
3963 struct b43_phy
*phy
= &dev
->phy
;
3968 B43_WARN_ON(b43_status(dev
) != B43_STAT_UNINIT
);
3970 err
= ssb_bus_powerup(bus
, 0);
3973 if (!ssb_device_is_enabled(dev
->dev
)) {
3974 tmp
= phy
->gmode
? B43_TMSLOW_GMODE
: 0;
3975 b43_wireless_core_reset(dev
, tmp
);
3978 if ((phy
->type
== B43_PHYTYPE_B
) || (phy
->type
== B43_PHYTYPE_G
)) {
3980 kzalloc(sizeof(*(phy
->lo_control
)), GFP_KERNEL
);
3981 if (!phy
->lo_control
) {
3986 setup_struct_wldev_for_init(dev
);
3988 err
= b43_phy_init_tssi2dbm_table(dev
);
3990 goto err_kfree_lo_control
;
3992 /* Enable IRQ routing to this device. */
3993 ssb_pcicore_dev_irqvecs_enable(&bus
->pcicore
, dev
->dev
);
3995 b43_imcfglo_timeouts_workaround(dev
);
3996 b43_bluetooth_coext_disable(dev
);
3997 b43_phy_early_init(dev
);
3998 err
= b43_chip_init(dev
);
4000 goto err_kfree_tssitbl
;
4001 b43_shm_write16(dev
, B43_SHM_SHARED
,
4002 B43_SHM_SH_WLCOREREV
, dev
->dev
->id
.revision
);
4003 hf
= b43_hf_read(dev
);
4004 if (phy
->type
== B43_PHYTYPE_G
) {
4008 if (sprom
->boardflags_lo
& B43_BFL_PACTRL
)
4009 hf
|= B43_HF_OFDMPABOOST
;
4010 } else if (phy
->type
== B43_PHYTYPE_B
) {
4012 if (phy
->rev
>= 2 && phy
->radio_ver
== 0x2050)
4015 b43_hf_write(dev
, hf
);
4017 b43_set_retry_limits(dev
, B43_DEFAULT_SHORT_RETRY_LIMIT
,
4018 B43_DEFAULT_LONG_RETRY_LIMIT
);
4019 b43_shm_write16(dev
, B43_SHM_SHARED
, B43_SHM_SH_SFFBLIM
, 3);
4020 b43_shm_write16(dev
, B43_SHM_SHARED
, B43_SHM_SH_LFFBLIM
, 2);
4022 /* Disable sending probe responses from firmware.
4023 * Setting the MaxTime to one usec will always trigger
4024 * a timeout, so we never send any probe resp.
4025 * A timeout of zero is infinite. */
4026 b43_shm_write16(dev
, B43_SHM_SHARED
, B43_SHM_SH_PRMAXTIME
, 1);
4028 b43_rate_memory_init(dev
);
4029 b43_set_phytxctl_defaults(dev
);
4031 /* Minimum Contention Window */
4032 if (phy
->type
== B43_PHYTYPE_B
) {
4033 b43_shm_write16(dev
, B43_SHM_SCRATCH
, B43_SHM_SC_MINCONT
, 0x1F);
4035 b43_shm_write16(dev
, B43_SHM_SCRATCH
, B43_SHM_SC_MINCONT
, 0xF);
4037 /* Maximum Contention Window */
4038 b43_shm_write16(dev
, B43_SHM_SCRATCH
, B43_SHM_SC_MAXCONT
, 0x3FF);
4040 if ((dev
->dev
->bus
->bustype
== SSB_BUSTYPE_PCMCIA
) || B43_FORCE_PIO
) {
4041 dev
->__using_pio_transfers
= 1;
4042 err
= b43_pio_init(dev
);
4044 dev
->__using_pio_transfers
= 0;
4045 err
= b43_dma_init(dev
);
4050 b43_set_synth_pu_delay(dev
, 1);
4051 b43_bluetooth_coext_enable(dev
);
4053 ssb_bus_powerup(bus
, 1); /* Enable dynamic PCTL */
4054 b43_upload_card_macaddress(dev
);
4055 b43_security_init(dev
);
4056 if (!dev
->suspend_in_progress
)
4059 b43_set_status(dev
, B43_STAT_INITIALIZED
);
4061 if (!dev
->suspend_in_progress
)
4069 if (phy
->dyn_tssi_tbl
)
4070 kfree(phy
->tssi2dbm
);
4071 err_kfree_lo_control
:
4072 kfree(phy
->lo_control
);
4073 phy
->lo_control
= NULL
;
4075 ssb_bus_may_powerdown(bus
);
4076 B43_WARN_ON(b43_status(dev
) != B43_STAT_UNINIT
);
4080 static int b43_op_add_interface(struct ieee80211_hw
*hw
,
4081 struct ieee80211_if_init_conf
*conf
)
4083 struct b43_wl
*wl
= hw_to_b43_wl(hw
);
4084 struct b43_wldev
*dev
;
4085 unsigned long flags
;
4086 int err
= -EOPNOTSUPP
;
4088 /* TODO: allow WDS/AP devices to coexist */
4090 if (conf
->type
!= IEEE80211_IF_TYPE_AP
&&
4091 conf
->type
!= IEEE80211_IF_TYPE_STA
&&
4092 conf
->type
!= IEEE80211_IF_TYPE_WDS
&&
4093 conf
->type
!= IEEE80211_IF_TYPE_IBSS
)
4096 mutex_lock(&wl
->mutex
);
4098 goto out_mutex_unlock
;
4100 b43dbg(wl
, "Adding Interface type %d\n", conf
->type
);
4102 dev
= wl
->current_dev
;
4104 wl
->vif
= conf
->vif
;
4105 wl
->if_type
= conf
->type
;
4106 memcpy(wl
->mac_addr
, conf
->mac_addr
, ETH_ALEN
);
4108 spin_lock_irqsave(&wl
->irq_lock
, flags
);
4109 b43_adjust_opmode(dev
);
4110 b43_set_pretbtt(dev
);
4111 b43_set_synth_pu_delay(dev
, 0);
4112 b43_upload_card_macaddress(dev
);
4113 spin_unlock_irqrestore(&wl
->irq_lock
, flags
);
4117 mutex_unlock(&wl
->mutex
);
4122 static void b43_op_remove_interface(struct ieee80211_hw
*hw
,
4123 struct ieee80211_if_init_conf
*conf
)
4125 struct b43_wl
*wl
= hw_to_b43_wl(hw
);
4126 struct b43_wldev
*dev
= wl
->current_dev
;
4127 unsigned long flags
;
4129 b43dbg(wl
, "Removing Interface type %d\n", conf
->type
);
4131 mutex_lock(&wl
->mutex
);
4133 B43_WARN_ON(!wl
->operating
);
4134 B43_WARN_ON(wl
->vif
!= conf
->vif
);
4139 spin_lock_irqsave(&wl
->irq_lock
, flags
);
4140 b43_adjust_opmode(dev
);
4141 memset(wl
->mac_addr
, 0, ETH_ALEN
);
4142 b43_upload_card_macaddress(dev
);
4143 spin_unlock_irqrestore(&wl
->irq_lock
, flags
);
4145 mutex_unlock(&wl
->mutex
);
4148 static int b43_op_start(struct ieee80211_hw
*hw
)
4150 struct b43_wl
*wl
= hw_to_b43_wl(hw
);
4151 struct b43_wldev
*dev
= wl
->current_dev
;
4154 bool do_rfkill_exit
= 0;
4156 /* Kill all old instance specific information to make sure
4157 * the card won't use it in the short timeframe between start
4158 * and mac80211 reconfiguring it. */
4159 memset(wl
->bssid
, 0, ETH_ALEN
);
4160 memset(wl
->mac_addr
, 0, ETH_ALEN
);
4161 wl
->filter_flags
= 0;
4162 wl
->radiotap_enabled
= 0;
4165 /* First register RFkill.
4166 * LEDs that are registered later depend on it. */
4167 b43_rfkill_init(dev
);
4169 mutex_lock(&wl
->mutex
);
4171 if (b43_status(dev
) < B43_STAT_INITIALIZED
) {
4172 err
= b43_wireless_core_init(dev
);
4175 goto out_mutex_unlock
;
4180 if (b43_status(dev
) < B43_STAT_STARTED
) {
4181 err
= b43_wireless_core_start(dev
);
4184 b43_wireless_core_exit(dev
);
4186 goto out_mutex_unlock
;
4191 mutex_unlock(&wl
->mutex
);
4194 b43_rfkill_exit(dev
);
4199 static void b43_op_stop(struct ieee80211_hw
*hw
)
4201 struct b43_wl
*wl
= hw_to_b43_wl(hw
);
4202 struct b43_wldev
*dev
= wl
->current_dev
;
4204 b43_rfkill_exit(dev
);
4205 cancel_work_sync(&(wl
->qos_update_work
));
4206 cancel_work_sync(&(wl
->beacon_update_trigger
));
4208 mutex_lock(&wl
->mutex
);
4209 if (b43_status(dev
) >= B43_STAT_STARTED
)
4210 b43_wireless_core_stop(dev
);
4211 b43_wireless_core_exit(dev
);
4212 mutex_unlock(&wl
->mutex
);
4215 static int b43_op_set_retry_limit(struct ieee80211_hw
*hw
,
4216 u32 short_retry_limit
, u32 long_retry_limit
)
4218 struct b43_wl
*wl
= hw_to_b43_wl(hw
);
4219 struct b43_wldev
*dev
;
4222 mutex_lock(&wl
->mutex
);
4223 dev
= wl
->current_dev
;
4224 if (unlikely(!dev
|| (b43_status(dev
) < B43_STAT_INITIALIZED
))) {
4228 b43_set_retry_limits(dev
, short_retry_limit
, long_retry_limit
);
4230 mutex_unlock(&wl
->mutex
);
4235 static int b43_op_beacon_set_tim(struct ieee80211_hw
*hw
, int aid
, int set
)
4237 struct b43_wl
*wl
= hw_to_b43_wl(hw
);
4238 struct sk_buff
*beacon
;
4239 unsigned long flags
;
4241 /* We could modify the existing beacon and set the aid bit in
4242 * the TIM field, but that would probably require resizing and
4243 * moving of data within the beacon template.
4244 * Simply request a new beacon and let mac80211 do the hard work. */
4245 beacon
= ieee80211_beacon_get(hw
, wl
->vif
);
4246 if (unlikely(!beacon
))
4248 spin_lock_irqsave(&wl
->irq_lock
, flags
);
4249 b43_update_templates(wl
, beacon
);
4250 spin_unlock_irqrestore(&wl
->irq_lock
, flags
);
4255 static int b43_op_ibss_beacon_update(struct ieee80211_hw
*hw
,
4256 struct sk_buff
*beacon
)
4258 struct b43_wl
*wl
= hw_to_b43_wl(hw
);
4259 unsigned long flags
;
4261 spin_lock_irqsave(&wl
->irq_lock
, flags
);
4262 b43_update_templates(wl
, beacon
);
4263 spin_unlock_irqrestore(&wl
->irq_lock
, flags
);
4268 static void b43_op_sta_notify(struct ieee80211_hw
*hw
,
4269 struct ieee80211_vif
*vif
,
4270 enum sta_notify_cmd notify_cmd
,
4273 struct b43_wl
*wl
= hw_to_b43_wl(hw
);
4275 B43_WARN_ON(!vif
|| wl
->vif
!= vif
);
4278 static const struct ieee80211_ops b43_hw_ops
= {
4280 .conf_tx
= b43_op_conf_tx
,
4281 .add_interface
= b43_op_add_interface
,
4282 .remove_interface
= b43_op_remove_interface
,
4283 .config
= b43_op_config
,
4284 .config_interface
= b43_op_config_interface
,
4285 .configure_filter
= b43_op_configure_filter
,
4286 .set_key
= b43_op_set_key
,
4287 .get_stats
= b43_op_get_stats
,
4288 .get_tx_stats
= b43_op_get_tx_stats
,
4289 .start
= b43_op_start
,
4290 .stop
= b43_op_stop
,
4291 .set_retry_limit
= b43_op_set_retry_limit
,
4292 .set_tim
= b43_op_beacon_set_tim
,
4293 .beacon_update
= b43_op_ibss_beacon_update
,
4294 .sta_notify
= b43_op_sta_notify
,
4297 /* Hard-reset the chip. Do not call this directly.
4298 * Use b43_controller_restart()
4300 static void b43_chip_reset(struct work_struct
*work
)
4302 struct b43_wldev
*dev
=
4303 container_of(work
, struct b43_wldev
, restart_work
);
4304 struct b43_wl
*wl
= dev
->wl
;
4308 mutex_lock(&wl
->mutex
);
4310 prev_status
= b43_status(dev
);
4311 /* Bring the device down... */
4312 if (prev_status
>= B43_STAT_STARTED
)
4313 b43_wireless_core_stop(dev
);
4314 if (prev_status
>= B43_STAT_INITIALIZED
)
4315 b43_wireless_core_exit(dev
);
4317 /* ...and up again. */
4318 if (prev_status
>= B43_STAT_INITIALIZED
) {
4319 err
= b43_wireless_core_init(dev
);
4323 if (prev_status
>= B43_STAT_STARTED
) {
4324 err
= b43_wireless_core_start(dev
);
4326 b43_wireless_core_exit(dev
);
4331 mutex_unlock(&wl
->mutex
);
4333 b43err(wl
, "Controller restart FAILED\n");
4335 b43info(wl
, "Controller restarted\n");
4338 static int b43_setup_bands(struct b43_wldev
*dev
,
4339 bool have_2ghz_phy
, bool have_5ghz_phy
)
4341 struct ieee80211_hw
*hw
= dev
->wl
->hw
;
4344 hw
->wiphy
->bands
[IEEE80211_BAND_2GHZ
] = &b43_band_2GHz
;
4345 if (dev
->phy
.type
== B43_PHYTYPE_N
) {
4347 hw
->wiphy
->bands
[IEEE80211_BAND_5GHZ
] = &b43_band_5GHz_nphy
;
4350 hw
->wiphy
->bands
[IEEE80211_BAND_5GHZ
] = &b43_band_5GHz_aphy
;
4353 dev
->phy
.supports_2ghz
= have_2ghz_phy
;
4354 dev
->phy
.supports_5ghz
= have_5ghz_phy
;
4359 static void b43_wireless_core_detach(struct b43_wldev
*dev
)
4361 /* We release firmware that late to not be required to re-request
4362 * is all the time when we reinit the core. */
4363 b43_release_firmware(dev
);
4366 static int b43_wireless_core_attach(struct b43_wldev
*dev
)
4368 struct b43_wl
*wl
= dev
->wl
;
4369 struct ssb_bus
*bus
= dev
->dev
->bus
;
4370 struct pci_dev
*pdev
= bus
->host_pci
;
4372 bool have_2ghz_phy
= 0, have_5ghz_phy
= 0;
4375 /* Do NOT do any device initialization here.
4376 * Do it in wireless_core_init() instead.
4377 * This function is for gathering basic information about the HW, only.
4378 * Also some structs may be set up here. But most likely you want to have
4379 * that in core_init(), too.
4382 err
= ssb_bus_powerup(bus
, 0);
4384 b43err(wl
, "Bus powerup failed\n");
4387 /* Get the PHY type. */
4388 if (dev
->dev
->id
.revision
>= 5) {
4391 tmshigh
= ssb_read32(dev
->dev
, SSB_TMSHIGH
);
4392 have_2ghz_phy
= !!(tmshigh
& B43_TMSHIGH_HAVE_2GHZ_PHY
);
4393 have_5ghz_phy
= !!(tmshigh
& B43_TMSHIGH_HAVE_5GHZ_PHY
);
4397 dev
->phy
.gmode
= have_2ghz_phy
;
4398 tmp
= dev
->phy
.gmode
? B43_TMSLOW_GMODE
: 0;
4399 b43_wireless_core_reset(dev
, tmp
);
4401 err
= b43_phy_versioning(dev
);
4404 /* Check if this device supports multiband. */
4406 (pdev
->device
!= 0x4312 &&
4407 pdev
->device
!= 0x4319 && pdev
->device
!= 0x4324)) {
4408 /* No multiband support. */
4411 switch (dev
->phy
.type
) {
4423 if (dev
->phy
.type
== B43_PHYTYPE_A
) {
4425 b43err(wl
, "IEEE 802.11a devices are unsupported\n");
4429 if (1 /* disable A-PHY */) {
4430 /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
4431 if (dev
->phy
.type
!= B43_PHYTYPE_N
) {
4437 dev
->phy
.gmode
= have_2ghz_phy
;
4438 tmp
= dev
->phy
.gmode
? B43_TMSLOW_GMODE
: 0;
4439 b43_wireless_core_reset(dev
, tmp
);
4441 err
= b43_validate_chipaccess(dev
);
4444 err
= b43_setup_bands(dev
, have_2ghz_phy
, have_5ghz_phy
);
4448 /* Now set some default "current_dev" */
4449 if (!wl
->current_dev
)
4450 wl
->current_dev
= dev
;
4451 INIT_WORK(&dev
->restart_work
, b43_chip_reset
);
4453 b43_radio_turn_off(dev
, 1);
4454 b43_switch_analog(dev
, 0);
4455 ssb_device_disable(dev
->dev
, 0);
4456 ssb_bus_may_powerdown(bus
);
4462 ssb_bus_may_powerdown(bus
);
4466 static void b43_one_core_detach(struct ssb_device
*dev
)
4468 struct b43_wldev
*wldev
;
4471 wldev
= ssb_get_drvdata(dev
);
4473 cancel_work_sync(&wldev
->restart_work
);
4474 b43_debugfs_remove_device(wldev
);
4475 b43_wireless_core_detach(wldev
);
4476 list_del(&wldev
->list
);
4478 ssb_set_drvdata(dev
, NULL
);
4482 static int b43_one_core_attach(struct ssb_device
*dev
, struct b43_wl
*wl
)
4484 struct b43_wldev
*wldev
;
4485 struct pci_dev
*pdev
;
4488 if (!list_empty(&wl
->devlist
)) {
4489 /* We are not the first core on this chip. */
4490 pdev
= dev
->bus
->host_pci
;
4491 /* Only special chips support more than one wireless
4492 * core, although some of the other chips have more than
4493 * one wireless core as well. Check for this and
4497 ((pdev
->device
!= 0x4321) &&
4498 (pdev
->device
!= 0x4313) && (pdev
->device
!= 0x431A))) {
4499 b43dbg(wl
, "Ignoring unconnected 802.11 core\n");
4504 wldev
= kzalloc(sizeof(*wldev
), GFP_KERNEL
);
4510 b43_set_status(wldev
, B43_STAT_UNINIT
);
4511 wldev
->bad_frames_preempt
= modparam_bad_frames_preempt
;
4512 tasklet_init(&wldev
->isr_tasklet
,
4513 (void (*)(unsigned long))b43_interrupt_tasklet
,
4514 (unsigned long)wldev
);
4515 INIT_LIST_HEAD(&wldev
->list
);
4517 err
= b43_wireless_core_attach(wldev
);
4519 goto err_kfree_wldev
;
4521 list_add(&wldev
->list
, &wl
->devlist
);
4523 ssb_set_drvdata(dev
, wldev
);
4524 b43_debugfs_add_device(wldev
);
4534 #define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
4535 (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
4536 (pdev->device == _device) && \
4537 (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
4538 (pdev->subsystem_device == _subdevice) )
4540 static void b43_sprom_fixup(struct ssb_bus
*bus
)
4542 struct pci_dev
*pdev
;
4544 /* boardflags workarounds */
4545 if (bus
->boardinfo
.vendor
== SSB_BOARDVENDOR_DELL
&&
4546 bus
->chip_id
== 0x4301 && bus
->boardinfo
.rev
== 0x74)
4547 bus
->sprom
.boardflags_lo
|= B43_BFL_BTCOEXIST
;
4548 if (bus
->boardinfo
.vendor
== PCI_VENDOR_ID_APPLE
&&
4549 bus
->boardinfo
.type
== 0x4E && bus
->boardinfo
.rev
> 0x40)
4550 bus
->sprom
.boardflags_lo
|= B43_BFL_PACTRL
;
4551 if (bus
->bustype
== SSB_BUSTYPE_PCI
) {
4552 pdev
= bus
->host_pci
;
4553 if (IS_PDEV(pdev
, BROADCOM
, 0x4318, ASUSTEK
, 0x100F) ||
4554 IS_PDEV(pdev
, BROADCOM
, 0x4320, LINKSYS
, 0x0015) ||
4555 IS_PDEV(pdev
, BROADCOM
, 0x4320, LINKSYS
, 0x0013))
4556 bus
->sprom
.boardflags_lo
&= ~B43_BFL_BTCOEXIST
;
4560 static void b43_wireless_exit(struct ssb_device
*dev
, struct b43_wl
*wl
)
4562 struct ieee80211_hw
*hw
= wl
->hw
;
4564 ssb_set_devtypedata(dev
, NULL
);
4565 ieee80211_free_hw(hw
);
4568 static int b43_wireless_init(struct ssb_device
*dev
)
4570 struct ssb_sprom
*sprom
= &dev
->bus
->sprom
;
4571 struct ieee80211_hw
*hw
;
4575 b43_sprom_fixup(dev
->bus
);
4577 hw
= ieee80211_alloc_hw(sizeof(*wl
), &b43_hw_ops
);
4579 b43err(NULL
, "Could not allocate ieee80211 device\n");
4584 hw
->flags
= IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE
|
4585 IEEE80211_HW_RX_INCLUDES_FCS
|
4586 IEEE80211_HW_SIGNAL_DBM
|
4587 IEEE80211_HW_NOISE_DBM
;
4589 hw
->queues
= b43_modparam_qos
? 4 : 1;
4590 SET_IEEE80211_DEV(hw
, dev
->dev
);
4591 if (is_valid_ether_addr(sprom
->et1mac
))
4592 SET_IEEE80211_PERM_ADDR(hw
, sprom
->et1mac
);
4594 SET_IEEE80211_PERM_ADDR(hw
, sprom
->il0mac
);
4596 /* Get and initialize struct b43_wl */
4597 wl
= hw_to_b43_wl(hw
);
4598 memset(wl
, 0, sizeof(*wl
));
4600 spin_lock_init(&wl
->irq_lock
);
4601 rwlock_init(&wl
->tx_lock
);
4602 spin_lock_init(&wl
->leds_lock
);
4603 spin_lock_init(&wl
->shm_lock
);
4604 mutex_init(&wl
->mutex
);
4605 INIT_LIST_HEAD(&wl
->devlist
);
4606 INIT_WORK(&wl
->qos_update_work
, b43_qos_update_work
);
4607 INIT_WORK(&wl
->beacon_update_trigger
, b43_beacon_update_trigger_work
);
4609 ssb_set_devtypedata(dev
, wl
);
4610 b43info(wl
, "Broadcom %04X WLAN found\n", dev
->bus
->chip_id
);
4616 static int b43_probe(struct ssb_device
*dev
, const struct ssb_device_id
*id
)
4622 wl
= ssb_get_devtypedata(dev
);
4624 /* Probing the first core. Must setup common struct b43_wl */
4626 err
= b43_wireless_init(dev
);
4629 wl
= ssb_get_devtypedata(dev
);
4632 err
= b43_one_core_attach(dev
, wl
);
4634 goto err_wireless_exit
;
4637 err
= ieee80211_register_hw(wl
->hw
);
4639 goto err_one_core_detach
;
4645 err_one_core_detach
:
4646 b43_one_core_detach(dev
);
4649 b43_wireless_exit(dev
, wl
);
4653 static void b43_remove(struct ssb_device
*dev
)
4655 struct b43_wl
*wl
= ssb_get_devtypedata(dev
);
4656 struct b43_wldev
*wldev
= ssb_get_drvdata(dev
);
4659 if (wl
->current_dev
== wldev
)
4660 ieee80211_unregister_hw(wl
->hw
);
4662 b43_one_core_detach(dev
);
4664 if (list_empty(&wl
->devlist
)) {
4665 /* Last core on the chip unregistered.
4666 * We can destroy common struct b43_wl.
4668 b43_wireless_exit(dev
, wl
);
4672 /* Perform a hardware reset. This can be called from any context. */
4673 void b43_controller_restart(struct b43_wldev
*dev
, const char *reason
)
4675 /* Must avoid requeueing, if we are in shutdown. */
4676 if (b43_status(dev
) < B43_STAT_INITIALIZED
)
4678 b43info(dev
->wl
, "Controller RESET (%s) ...\n", reason
);
4679 queue_work(dev
->wl
->hw
->workqueue
, &dev
->restart_work
);
4684 static int b43_suspend(struct ssb_device
*dev
, pm_message_t state
)
4686 struct b43_wldev
*wldev
= ssb_get_drvdata(dev
);
4687 struct b43_wl
*wl
= wldev
->wl
;
4689 b43dbg(wl
, "Suspending...\n");
4691 mutex_lock(&wl
->mutex
);
4692 wldev
->suspend_in_progress
= true;
4693 wldev
->suspend_init_status
= b43_status(wldev
);
4694 if (wldev
->suspend_init_status
>= B43_STAT_STARTED
)
4695 b43_wireless_core_stop(wldev
);
4696 if (wldev
->suspend_init_status
>= B43_STAT_INITIALIZED
)
4697 b43_wireless_core_exit(wldev
);
4698 mutex_unlock(&wl
->mutex
);
4700 b43dbg(wl
, "Device suspended.\n");
4705 static int b43_resume(struct ssb_device
*dev
)
4707 struct b43_wldev
*wldev
= ssb_get_drvdata(dev
);
4708 struct b43_wl
*wl
= wldev
->wl
;
4711 b43dbg(wl
, "Resuming...\n");
4713 mutex_lock(&wl
->mutex
);
4714 if (wldev
->suspend_init_status
>= B43_STAT_INITIALIZED
) {
4715 err
= b43_wireless_core_init(wldev
);
4717 b43err(wl
, "Resume failed at core init\n");
4721 if (wldev
->suspend_init_status
>= B43_STAT_STARTED
) {
4722 err
= b43_wireless_core_start(wldev
);
4724 b43_leds_exit(wldev
);
4725 b43_rng_exit(wldev
->wl
);
4726 b43_wireless_core_exit(wldev
);
4727 b43err(wl
, "Resume failed at core start\n");
4731 b43dbg(wl
, "Device resumed.\n");
4733 wldev
->suspend_in_progress
= false;
4734 mutex_unlock(&wl
->mutex
);
4738 #else /* CONFIG_PM */
4739 # define b43_suspend NULL
4740 # define b43_resume NULL
4741 #endif /* CONFIG_PM */
4743 static struct ssb_driver b43_ssb_driver
= {
4744 .name
= KBUILD_MODNAME
,
4745 .id_table
= b43_ssb_tbl
,
4747 .remove
= b43_remove
,
4748 .suspend
= b43_suspend
,
4749 .resume
= b43_resume
,
4752 static void b43_print_driverinfo(void)
4754 const char *feat_pci
= "", *feat_pcmcia
= "", *feat_nphy
= "",
4755 *feat_leds
= "", *feat_rfkill
= "";
4757 #ifdef CONFIG_B43_PCI_AUTOSELECT
4760 #ifdef CONFIG_B43_PCMCIA
4763 #ifdef CONFIG_B43_NPHY
4766 #ifdef CONFIG_B43_LEDS
4769 #ifdef CONFIG_B43_RFKILL
4772 printk(KERN_INFO
"Broadcom 43xx driver loaded "
4773 "[ Features: %s%s%s%s%s, Firmware-ID: "
4774 B43_SUPPORTED_FIRMWARE_ID
" ]\n",
4775 feat_pci
, feat_pcmcia
, feat_nphy
,
4776 feat_leds
, feat_rfkill
);
4779 static int __init
b43_init(void)
4784 err
= b43_pcmcia_init();
4787 err
= ssb_driver_register(&b43_ssb_driver
);
4789 goto err_pcmcia_exit
;
4790 b43_print_driverinfo();
4801 static void __exit
b43_exit(void)
4803 ssb_driver_unregister(&b43_ssb_driver
);
4808 module_init(b43_init
)
4809 module_exit(b43_exit
)