2 * Ralink RT305x SoC specific setup
4 * Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org>
6 * Parts of this file are based on Ralink's 2.6.21 BSP
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License version 2 as published
10 * by the Free Software Foundation.
13 #include <linux/kernel.h>
14 #include <linux/init.h>
16 #include <linux/err.h>
17 #include <linux/clk.h>
19 #include <asm/mips_machine.h>
20 #include <asm/reboot.h>
23 #include <asm/mach-ralink/common.h>
24 #include <asm/mach-ralink/rt305x.h>
25 #include <asm/mach-ralink/rt305x_regs.h>
28 static void rt305x_restart(char *command
)
30 rt305x_sysc_wr(RT305X_RESET_SYSTEM
, SYSC_REG_RESET_CTRL
);
36 static void rt305x_halt(void)
43 unsigned int __cpuinit
get_c0_compare_irq(void)
45 return CP0_LEGACY_COMPARE_IRQ
;
48 void __init
ramips_soc_setup(void)
52 rt305x_sysc_base
= ioremap_nocache(RT305X_SYSC_BASE
, PAGE_SIZE
);
53 rt305x_memc_base
= ioremap_nocache(RT305X_MEMC_BASE
, PAGE_SIZE
);
55 rt305x_detect_sys_type();
58 clk
= clk_get(NULL
, "cpu");
60 panic("unable to get CPU clock, err=%ld", PTR_ERR(clk
));
62 printk(KERN_INFO
"%s running at %lu.%02lu MHz\n", ramips_sys_type
,
63 clk_get_rate(clk
) / 1000000,
64 (clk_get_rate(clk
) % 1000000) * 100 / 1000000);
66 _machine_restart
= rt305x_restart
;
67 _machine_halt
= rt305x_halt
;
68 pm_power_off
= rt305x_halt
;
70 clk
= clk_get(NULL
, "uart");
72 panic("unable to get UART clock, err=%ld", PTR_ERR(clk
));
74 ramips_early_serial_setup(0, RT305X_UART0_BASE
, clk_get_rate(clk
),
75 RT305X_INTC_IRQ_UART0
);
76 ramips_early_serial_setup(1, RT305X_UART1_BASE
, clk_get_rate(clk
),
77 RT305X_INTC_IRQ_UART1
);
80 void __init
plat_time_init(void)
84 clk
= clk_get(NULL
, "cpu");
86 panic("unable to get CPU clock, err=%ld", PTR_ERR(clk
));
88 mips_hpt_frequency
= clk_get_rate(clk
) / 2;
This page took 0.048139 seconds and 5 git commands to generate.