3 Broadcom B43 wireless driver
5 Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
6 Copyright (c) 2005 Stefano Brivio <st3@riseup.net>
7 Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
8 Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
9 Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
11 Some parts of the code in this file are derived from the ipw2200
12 driver Copyright(c) 2003 - 2004 Intel Corporation.
14 This program is free software; you can redistribute it and/or modify
15 it under the terms of the GNU General Public License as published by
16 the Free Software Foundation; either version 2 of the License, or
17 (at your option) any later version.
19 This program is distributed in the hope that it will be useful,
20 but WITHOUT ANY WARRANTY; without even the implied warranty of
21 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 GNU General Public License for more details.
24 You should have received a copy of the GNU General Public License
25 along with this program; see the file COPYING. If not, write to
26 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
27 Boston, MA 02110-1301, USA.
31 #include <linux/delay.h>
32 #include <linux/init.h>
33 #include <linux/moduleparam.h>
34 #include <linux/if_arp.h>
35 #include <linux/etherdevice.h>
36 #include <linux/version.h>
37 #include <linux/firmware.h>
38 #include <linux/wireless.h>
39 #include <linux/workqueue.h>
40 #include <linux/skbuff.h>
41 #include <linux/dma-mapping.h>
42 #include <asm/unaligned.h>
55 MODULE_DESCRIPTION("Broadcom B43 wireless driver");
56 MODULE_AUTHOR("Martin Langer");
57 MODULE_AUTHOR("Stefano Brivio");
58 MODULE_AUTHOR("Michael Buesch");
59 MODULE_LICENSE("GPL");
61 extern char *nvram_get(char *name
);
63 #if defined(CONFIG_B43_DMA) && defined(CONFIG_B43_PIO)
64 static int modparam_pio
;
65 module_param_named(pio
, modparam_pio
, int, 0444);
66 MODULE_PARM_DESC(pio
, "enable(1) / disable(0) PIO mode");
67 #elif defined(CONFIG_B43_DMA)
68 # define modparam_pio 0
69 #elif defined(CONFIG_B43_PIO)
70 # define modparam_pio 1
73 static int modparam_bad_frames_preempt
;
74 module_param_named(bad_frames_preempt
, modparam_bad_frames_preempt
, int, 0444);
75 MODULE_PARM_DESC(bad_frames_preempt
,
76 "enable(1) / disable(0) Bad Frames Preemption");
78 static int modparam_short_retry
= B43_DEFAULT_SHORT_RETRY_LIMIT
;
79 module_param_named(short_retry
, modparam_short_retry
, int, 0444);
80 MODULE_PARM_DESC(short_retry
, "Short-Retry-Limit (0 - 15)");
82 static int modparam_long_retry
= B43_DEFAULT_LONG_RETRY_LIMIT
;
83 module_param_named(long_retry
, modparam_long_retry
, int, 0444);
84 MODULE_PARM_DESC(long_retry
, "Long-Retry-Limit (0 - 15)");
86 static char modparam_fwpostfix
[16];
87 module_param_string(fwpostfix
, modparam_fwpostfix
, 16, 0444);
88 MODULE_PARM_DESC(fwpostfix
, "Postfix for the .fw files to load.");
90 static int modparam_hwpctl
;
91 module_param_named(hwpctl
, modparam_hwpctl
, int, 0444);
92 MODULE_PARM_DESC(hwpctl
, "Enable hardware-side power control (default off)");
94 static int modparam_nohwcrypt
;
95 module_param_named(nohwcrypt
, modparam_nohwcrypt
, int, 0444);
96 MODULE_PARM_DESC(nohwcrypt
, "Disable hardware encryption.");
98 static const struct ssb_device_id b43_ssb_tbl
[] = {
99 SSB_DEVICE(SSB_VENDOR_BROADCOM
, SSB_DEV_80211
, 5),
100 SSB_DEVICE(SSB_VENDOR_BROADCOM
, SSB_DEV_80211
, 6),
101 SSB_DEVICE(SSB_VENDOR_BROADCOM
, SSB_DEV_80211
, 7),
102 SSB_DEVICE(SSB_VENDOR_BROADCOM
, SSB_DEV_80211
, 9),
103 SSB_DEVICE(SSB_VENDOR_BROADCOM
, SSB_DEV_80211
, 10),
107 MODULE_DEVICE_TABLE(ssb
, b43_ssb_tbl
);
109 static const struct pci_device_id b43_pci_bridge_tbl
[] = {
110 { PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, 0x4311) },
111 { PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, 0x4312) },
112 { PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, 0x4318) },
113 { PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, 0x4319) },
114 { PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, 0x4320) },
115 { PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, 0x4321) },
116 { PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, 0x4324) },
117 { PCI_DEVICE(PCI_VENDOR_ID_BROADCOM
, 0x4325) },
120 MODULE_DEVICE_TABLE(pci
, b43_pci_bridge_tbl
);
122 static struct pci_driver b43_pci_bridge_driver
= {
123 .name
= "b43-pci-bridge",
124 .id_table
= b43_pci_bridge_tbl
,
126 /* Channel and ratetables are shared for all devices.
127 * They can't be const, because ieee80211 puts some precalculated
128 * data in there. This data is the same for all devices, so we don't
129 * get concurrency issues */
130 #define RATETAB_ENT(_rateid, _flags) \
132 .rate = B43_RATE_TO_BASE100KBPS(_rateid), \
137 static struct ieee80211_rate __b43_ratetable
[] = {
138 RATETAB_ENT(B43_CCK_RATE_1MB
, IEEE80211_RATE_CCK
),
139 RATETAB_ENT(B43_CCK_RATE_2MB
, IEEE80211_RATE_CCK_2
),
140 RATETAB_ENT(B43_CCK_RATE_5MB
, IEEE80211_RATE_CCK_2
),
141 RATETAB_ENT(B43_CCK_RATE_11MB
, IEEE80211_RATE_CCK_2
),
142 RATETAB_ENT(B43_OFDM_RATE_6MB
, IEEE80211_RATE_OFDM
),
143 RATETAB_ENT(B43_OFDM_RATE_9MB
, IEEE80211_RATE_OFDM
),
144 RATETAB_ENT(B43_OFDM_RATE_12MB
, IEEE80211_RATE_OFDM
),
145 RATETAB_ENT(B43_OFDM_RATE_18MB
, IEEE80211_RATE_OFDM
),
146 RATETAB_ENT(B43_OFDM_RATE_24MB
, IEEE80211_RATE_OFDM
),
147 RATETAB_ENT(B43_OFDM_RATE_36MB
, IEEE80211_RATE_OFDM
),
148 RATETAB_ENT(B43_OFDM_RATE_48MB
, IEEE80211_RATE_OFDM
),
149 RATETAB_ENT(B43_OFDM_RATE_54MB
, IEEE80211_RATE_OFDM
),
152 #define b43_a_ratetable (__b43_ratetable + 4)
153 #define b43_a_ratetable_size 8
154 #define b43_b_ratetable (__b43_ratetable + 0)
155 #define b43_b_ratetable_size 4
156 #define b43_g_ratetable (__b43_ratetable + 0)
157 #define b43_g_ratetable_size 12
159 #define CHANTAB_ENT(_chanid, _freq) \
164 .flag = IEEE80211_CHAN_W_SCAN | \
165 IEEE80211_CHAN_W_ACTIVE_SCAN | \
166 IEEE80211_CHAN_W_IBSS, \
167 .power_level = 0xFF, \
168 .antenna_max = 0xFF, \
170 static struct ieee80211_channel b43_bg_chantable
[] = {
171 CHANTAB_ENT(1, 2412),
172 CHANTAB_ENT(2, 2417),
173 CHANTAB_ENT(3, 2422),
174 CHANTAB_ENT(4, 2427),
175 CHANTAB_ENT(5, 2432),
176 CHANTAB_ENT(6, 2437),
177 CHANTAB_ENT(7, 2442),
178 CHANTAB_ENT(8, 2447),
179 CHANTAB_ENT(9, 2452),
180 CHANTAB_ENT(10, 2457),
181 CHANTAB_ENT(11, 2462),
182 CHANTAB_ENT(12, 2467),
183 CHANTAB_ENT(13, 2472),
184 CHANTAB_ENT(14, 2484),
187 #define b43_bg_chantable_size ARRAY_SIZE(b43_bg_chantable)
188 static struct ieee80211_channel b43_a_chantable
[] = {
189 CHANTAB_ENT(36, 5180),
190 CHANTAB_ENT(40, 5200),
191 CHANTAB_ENT(44, 5220),
192 CHANTAB_ENT(48, 5240),
193 CHANTAB_ENT(52, 5260),
194 CHANTAB_ENT(56, 5280),
195 CHANTAB_ENT(60, 5300),
196 CHANTAB_ENT(64, 5320),
197 CHANTAB_ENT(149, 5745),
198 CHANTAB_ENT(153, 5765),
199 CHANTAB_ENT(157, 5785),
200 CHANTAB_ENT(161, 5805),
201 CHANTAB_ENT(165, 5825),
204 #define b43_a_chantable_size ARRAY_SIZE(b43_a_chantable)
206 static void b43_wireless_core_exit(struct b43_wldev
*dev
);
207 static int b43_wireless_core_init(struct b43_wldev
*dev
);
208 static void b43_wireless_core_stop(struct b43_wldev
*dev
);
209 static int b43_wireless_core_start(struct b43_wldev
*dev
);
211 static int b43_ratelimit(struct b43_wl
*wl
)
213 if (!wl
|| !wl
->current_dev
)
215 if (b43_status(wl
->current_dev
) < B43_STAT_STARTED
)
217 /* We are up and running.
218 * Ratelimit the messages to avoid DoS over the net. */
219 return net_ratelimit();
222 void b43info(struct b43_wl
*wl
, const char *fmt
, ...)
226 if (!b43_ratelimit(wl
))
229 printk(KERN_INFO
"b43-%s: ",
230 (wl
&& wl
->hw
) ? wiphy_name(wl
->hw
->wiphy
) : "wlan");
235 void b43err(struct b43_wl
*wl
, const char *fmt
, ...)
239 if (!b43_ratelimit(wl
))
242 printk(KERN_ERR
"b43-%s ERROR: ",
243 (wl
&& wl
->hw
) ? wiphy_name(wl
->hw
->wiphy
) : "wlan");
248 void b43warn(struct b43_wl
*wl
, const char *fmt
, ...)
252 if (!b43_ratelimit(wl
))
255 printk(KERN_WARNING
"b43-%s warning: ",
256 (wl
&& wl
->hw
) ? wiphy_name(wl
->hw
->wiphy
) : "wlan");
262 void b43dbg(struct b43_wl
*wl
, const char *fmt
, ...)
267 printk(KERN_DEBUG
"b43-%s debug: ",
268 (wl
&& wl
->hw
) ? wiphy_name(wl
->hw
->wiphy
) : "wlan");
274 static void b43_ram_write(struct b43_wldev
*dev
, u16 offset
, u32 val
)
278 B43_WARN_ON(offset
% 4 != 0);
280 macctl
= b43_read32(dev
, B43_MMIO_MACCTL
);
281 if (macctl
& B43_MACCTL_BE
)
284 b43_write32(dev
, B43_MMIO_RAM_CONTROL
, offset
);
286 b43_write32(dev
, B43_MMIO_RAM_DATA
, val
);
290 void b43_shm_control_word(struct b43_wldev
*dev
, u16 routing
, u16 offset
)
294 /* "offset" is the WORD offset. */
299 b43_write32(dev
, B43_MMIO_SHM_CONTROL
, control
);
302 u32
b43_shm_read32(struct b43_wldev
*dev
, u16 routing
, u16 offset
)
306 if (routing
== B43_SHM_SHARED
) {
307 B43_WARN_ON(offset
& 0x0001);
308 if (offset
& 0x0003) {
309 /* Unaligned access */
310 b43_shm_control_word(dev
, routing
, offset
>> 2);
311 ret
= b43_read16(dev
, B43_MMIO_SHM_DATA_UNALIGNED
);
313 b43_shm_control_word(dev
, routing
, (offset
>> 2) + 1);
314 ret
|= b43_read16(dev
, B43_MMIO_SHM_DATA
);
320 b43_shm_control_word(dev
, routing
, offset
);
321 ret
= b43_read32(dev
, B43_MMIO_SHM_DATA
);
326 u16
b43_shm_read16(struct b43_wldev
* dev
, u16 routing
, u16 offset
)
330 if (routing
== B43_SHM_SHARED
) {
331 B43_WARN_ON(offset
& 0x0001);
332 if (offset
& 0x0003) {
333 /* Unaligned access */
334 b43_shm_control_word(dev
, routing
, offset
>> 2);
335 ret
= b43_read16(dev
, B43_MMIO_SHM_DATA_UNALIGNED
);
341 b43_shm_control_word(dev
, routing
, offset
);
342 ret
= b43_read16(dev
, B43_MMIO_SHM_DATA
);
347 void b43_shm_write32(struct b43_wldev
*dev
, u16 routing
, u16 offset
, u32 value
)
349 if (routing
== B43_SHM_SHARED
) {
350 B43_WARN_ON(offset
& 0x0001);
351 if (offset
& 0x0003) {
352 /* Unaligned access */
353 b43_shm_control_word(dev
, routing
, offset
>> 2);
355 b43_write16(dev
, B43_MMIO_SHM_DATA_UNALIGNED
,
356 (value
>> 16) & 0xffff);
358 b43_shm_control_word(dev
, routing
, (offset
>> 2) + 1);
360 b43_write16(dev
, B43_MMIO_SHM_DATA
, value
& 0xffff);
365 b43_shm_control_word(dev
, routing
, offset
);
367 b43_write32(dev
, B43_MMIO_SHM_DATA
, value
);
370 void b43_shm_write16(struct b43_wldev
*dev
, u16 routing
, u16 offset
, u16 value
)
372 if (routing
== B43_SHM_SHARED
) {
373 B43_WARN_ON(offset
& 0x0001);
374 if (offset
& 0x0003) {
375 /* Unaligned access */
376 b43_shm_control_word(dev
, routing
, offset
>> 2);
378 b43_write16(dev
, B43_MMIO_SHM_DATA_UNALIGNED
, value
);
383 b43_shm_control_word(dev
, routing
, offset
);
385 b43_write16(dev
, B43_MMIO_SHM_DATA
, value
);
389 u32
b43_hf_read(struct b43_wldev
* dev
)
393 ret
= b43_shm_read16(dev
, B43_SHM_SHARED
, B43_SHM_SH_HOSTFHI
);
395 ret
|= b43_shm_read16(dev
, B43_SHM_SHARED
, B43_SHM_SH_HOSTFLO
);
400 /* Write HostFlags */
401 void b43_hf_write(struct b43_wldev
*dev
, u32 value
)
403 b43_shm_write16(dev
, B43_SHM_SHARED
,
404 B43_SHM_SH_HOSTFLO
, (value
& 0x0000FFFF));
405 b43_shm_write16(dev
, B43_SHM_SHARED
,
406 B43_SHM_SH_HOSTFHI
, ((value
& 0xFFFF0000) >> 16));
409 void b43_tsf_read(struct b43_wldev
*dev
, u64
* tsf
)
411 /* We need to be careful. As we read the TSF from multiple
412 * registers, we should take care of register overflows.
413 * In theory, the whole tsf read process should be atomic.
414 * We try to be atomic here, by restaring the read process,
415 * if any of the high registers changed (overflew).
417 if (dev
->dev
->id
.revision
>= 3) {
418 u32 low
, high
, high2
;
421 high
= b43_read32(dev
, B43_MMIO_REV3PLUS_TSF_HIGH
);
422 low
= b43_read32(dev
, B43_MMIO_REV3PLUS_TSF_LOW
);
423 high2
= b43_read32(dev
, B43_MMIO_REV3PLUS_TSF_HIGH
);
424 } while (unlikely(high
!= high2
));
432 u16 test1
, test2
, test3
;
435 v3
= b43_read16(dev
, B43_MMIO_TSF_3
);
436 v2
= b43_read16(dev
, B43_MMIO_TSF_2
);
437 v1
= b43_read16(dev
, B43_MMIO_TSF_1
);
438 v0
= b43_read16(dev
, B43_MMIO_TSF_0
);
440 test3
= b43_read16(dev
, B43_MMIO_TSF_3
);
441 test2
= b43_read16(dev
, B43_MMIO_TSF_2
);
442 test1
= b43_read16(dev
, B43_MMIO_TSF_1
);
443 } while (v3
!= test3
|| v2
!= test2
|| v1
!= test1
);
457 static void b43_time_lock(struct b43_wldev
*dev
)
461 macctl
= b43_read32(dev
, B43_MMIO_MACCTL
);
462 macctl
|= B43_MACCTL_TBTTHOLD
;
463 b43_write32(dev
, B43_MMIO_MACCTL
, macctl
);
464 /* Commit the write */
465 b43_read32(dev
, B43_MMIO_MACCTL
);
468 static void b43_time_unlock(struct b43_wldev
*dev
)
472 macctl
= b43_read32(dev
, B43_MMIO_MACCTL
);
473 macctl
&= ~B43_MACCTL_TBTTHOLD
;
474 b43_write32(dev
, B43_MMIO_MACCTL
, macctl
);
475 /* Commit the write */
476 b43_read32(dev
, B43_MMIO_MACCTL
);
479 static void b43_tsf_write_locked(struct b43_wldev
*dev
, u64 tsf
)
481 /* Be careful with the in-progress timer.
482 * First zero out the low register, so we have a full
483 * register-overflow duration to complete the operation.
485 if (dev
->dev
->id
.revision
>= 3) {
486 u32 lo
= (tsf
& 0x00000000FFFFFFFFULL
);
487 u32 hi
= (tsf
& 0xFFFFFFFF00000000ULL
) >> 32;
489 b43_write32(dev
, B43_MMIO_REV3PLUS_TSF_LOW
, 0);
491 b43_write32(dev
, B43_MMIO_REV3PLUS_TSF_HIGH
, hi
);
493 b43_write32(dev
, B43_MMIO_REV3PLUS_TSF_LOW
, lo
);
495 u16 v0
= (tsf
& 0x000000000000FFFFULL
);
496 u16 v1
= (tsf
& 0x00000000FFFF0000ULL
) >> 16;
497 u16 v2
= (tsf
& 0x0000FFFF00000000ULL
) >> 32;
498 u16 v3
= (tsf
& 0xFFFF000000000000ULL
) >> 48;
500 b43_write16(dev
, B43_MMIO_TSF_0
, 0);
502 b43_write16(dev
, B43_MMIO_TSF_3
, v3
);
504 b43_write16(dev
, B43_MMIO_TSF_2
, v2
);
506 b43_write16(dev
, B43_MMIO_TSF_1
, v1
);
508 b43_write16(dev
, B43_MMIO_TSF_0
, v0
);
512 void b43_tsf_write(struct b43_wldev
*dev
, u64 tsf
)
515 b43_tsf_write_locked(dev
, tsf
);
516 b43_time_unlock(dev
);
520 void b43_macfilter_set(struct b43_wldev
*dev
, u16 offset
, const u8
* mac
)
522 static const u8 zero_addr
[ETH_ALEN
] = { 0 };
529 b43_write16(dev
, B43_MMIO_MACFILTER_CONTROL
, offset
);
533 b43_write16(dev
, B43_MMIO_MACFILTER_DATA
, data
);
536 b43_write16(dev
, B43_MMIO_MACFILTER_DATA
, data
);
539 b43_write16(dev
, B43_MMIO_MACFILTER_DATA
, data
);
542 static void b43_write_mac_bssid_templates(struct b43_wldev
*dev
)
546 u8 mac_bssid
[ETH_ALEN
* 2];
550 bssid
= dev
->wl
->bssid
;
551 mac
= dev
->wl
->mac_addr
;
553 b43_macfilter_set(dev
, B43_MACFILTER_BSSID
, bssid
);
555 memcpy(mac_bssid
, mac
, ETH_ALEN
);
556 memcpy(mac_bssid
+ ETH_ALEN
, bssid
, ETH_ALEN
);
558 /* Write our MAC address and BSSID to template ram */
559 for (i
= 0; i
< ARRAY_SIZE(mac_bssid
); i
+= sizeof(u32
)) {
560 tmp
= (u32
) (mac_bssid
[i
+ 0]);
561 tmp
|= (u32
) (mac_bssid
[i
+ 1]) << 8;
562 tmp
|= (u32
) (mac_bssid
[i
+ 2]) << 16;
563 tmp
|= (u32
) (mac_bssid
[i
+ 3]) << 24;
564 b43_ram_write(dev
, 0x20 + i
, tmp
);
568 static void b43_upload_card_macaddress(struct b43_wldev
*dev
)
570 b43_write_mac_bssid_templates(dev
);
571 b43_macfilter_set(dev
, B43_MACFILTER_SELF
, dev
->wl
->mac_addr
);
574 static void b43_set_slot_time(struct b43_wldev
*dev
, u16 slot_time
)
576 /* slot_time is in usec. */
577 if (dev
->phy
.type
!= B43_PHYTYPE_G
)
579 b43_write16(dev
, 0x684, 510 + slot_time
);
580 b43_shm_write16(dev
, B43_SHM_SHARED
, 0x0010, slot_time
);
583 static void b43_short_slot_timing_enable(struct b43_wldev
*dev
)
585 b43_set_slot_time(dev
, 9);
589 static void b43_short_slot_timing_disable(struct b43_wldev
*dev
)
591 b43_set_slot_time(dev
, 20);
595 /* Enable a Generic IRQ. "mask" is the mask of which IRQs to enable.
596 * Returns the _previously_ enabled IRQ mask.
598 static inline u32
b43_interrupt_enable(struct b43_wldev
*dev
, u32 mask
)
602 old_mask
= b43_read32(dev
, B43_MMIO_GEN_IRQ_MASK
);
603 b43_write32(dev
, B43_MMIO_GEN_IRQ_MASK
, old_mask
| mask
);
608 /* Disable a Generic IRQ. "mask" is the mask of which IRQs to disable.
609 * Returns the _previously_ enabled IRQ mask.
611 static inline u32
b43_interrupt_disable(struct b43_wldev
*dev
, u32 mask
)
615 old_mask
= b43_read32(dev
, B43_MMIO_GEN_IRQ_MASK
);
616 b43_write32(dev
, B43_MMIO_GEN_IRQ_MASK
, old_mask
& ~mask
);
621 /* Synchronize IRQ top- and bottom-half.
622 * IRQs must be masked before calling this.
623 * This must not be called with the irq_lock held.
625 static void b43_synchronize_irq(struct b43_wldev
*dev
)
627 synchronize_irq(dev
->dev
->irq
);
628 tasklet_kill(&dev
->isr_tasklet
);
631 /* DummyTransmission function, as documented on
632 * http://bcm-specs.sipsolutions.net/DummyTransmission
634 void b43_dummy_transmission(struct b43_wldev
*dev
)
636 struct b43_phy
*phy
= &dev
->phy
;
637 unsigned int i
, max_loop
;
650 buffer
[0] = 0x000201CC;
655 buffer
[0] = 0x000B846E;
662 for (i
= 0; i
< 5; i
++)
663 b43_ram_write(dev
, i
* 4, buffer
[i
]);
666 b43_read32(dev
, B43_MMIO_MACCTL
);
668 b43_write16(dev
, 0x0568, 0x0000);
669 b43_write16(dev
, 0x07C0, 0x0000);
670 value
= ((phy
->type
== B43_PHYTYPE_A
) ? 1 : 0);
671 b43_write16(dev
, 0x050C, value
);
672 b43_write16(dev
, 0x0508, 0x0000);
673 b43_write16(dev
, 0x050A, 0x0000);
674 b43_write16(dev
, 0x054C, 0x0000);
675 b43_write16(dev
, 0x056A, 0x0014);
676 b43_write16(dev
, 0x0568, 0x0826);
677 b43_write16(dev
, 0x0500, 0x0000);
678 b43_write16(dev
, 0x0502, 0x0030);
680 if (phy
->radio_ver
== 0x2050 && phy
->radio_rev
<= 0x5)
681 b43_radio_write16(dev
, 0x0051, 0x0017);
682 for (i
= 0x00; i
< max_loop
; i
++) {
683 value
= b43_read16(dev
, 0x050E);
688 for (i
= 0x00; i
< 0x0A; i
++) {
689 value
= b43_read16(dev
, 0x050E);
694 for (i
= 0x00; i
< 0x0A; i
++) {
695 value
= b43_read16(dev
, 0x0690);
696 if (!(value
& 0x0100))
700 if (phy
->radio_ver
== 0x2050 && phy
->radio_rev
<= 0x5)
701 b43_radio_write16(dev
, 0x0051, 0x0037);
704 static void key_write(struct b43_wldev
*dev
,
705 u8 index
, u8 algorithm
, const u8
* key
)
712 /* Key index/algo block */
713 kidx
= b43_kidx_to_fw(dev
, index
);
714 value
= ((kidx
<< 4) | algorithm
);
715 b43_shm_write16(dev
, B43_SHM_SHARED
,
716 B43_SHM_SH_KEYIDXBLOCK
+ (kidx
* 2), value
);
718 /* Write the key to the Key Table Pointer offset */
719 offset
= dev
->ktp
+ (index
* B43_SEC_KEYSIZE
);
720 for (i
= 0; i
< B43_SEC_KEYSIZE
; i
+= 2) {
722 value
|= (u16
) (key
[i
+ 1]) << 8;
723 b43_shm_write16(dev
, B43_SHM_SHARED
, offset
+ i
, value
);
727 static void keymac_write(struct b43_wldev
*dev
, u8 index
, const u8
* addr
)
729 u32 addrtmp
[2] = { 0, 0, };
730 u8 per_sta_keys_start
= 8;
732 if (b43_new_kidx_api(dev
))
733 per_sta_keys_start
= 4;
735 B43_WARN_ON(index
< per_sta_keys_start
);
736 /* We have two default TX keys and possibly two default RX keys.
737 * Physical mac 0 is mapped to physical key 4 or 8, depending
738 * on the firmware version.
739 * So we must adjust the index here.
741 index
-= per_sta_keys_start
;
744 addrtmp
[0] = addr
[0];
745 addrtmp
[0] |= ((u32
) (addr
[1]) << 8);
746 addrtmp
[0] |= ((u32
) (addr
[2]) << 16);
747 addrtmp
[0] |= ((u32
) (addr
[3]) << 24);
748 addrtmp
[1] = addr
[4];
749 addrtmp
[1] |= ((u32
) (addr
[5]) << 8);
752 if (dev
->dev
->id
.revision
>= 5) {
753 /* Receive match transmitter address mechanism */
754 b43_shm_write32(dev
, B43_SHM_RCMTA
,
755 (index
* 2) + 0, addrtmp
[0]);
756 b43_shm_write16(dev
, B43_SHM_RCMTA
,
757 (index
* 2) + 1, addrtmp
[1]);
759 /* RXE (Receive Engine) and
760 * PSM (Programmable State Machine) mechanism
763 /* TODO write to RCM 16, 19, 22 and 25 */
765 b43_shm_write32(dev
, B43_SHM_SHARED
,
766 B43_SHM_SH_PSM
+ (index
* 6) + 0,
768 b43_shm_write16(dev
, B43_SHM_SHARED
,
769 B43_SHM_SH_PSM
+ (index
* 6) + 4,
775 static void do_key_write(struct b43_wldev
*dev
,
776 u8 index
, u8 algorithm
,
777 const u8
* key
, size_t key_len
, const u8
* mac_addr
)
779 u8 buf
[B43_SEC_KEYSIZE
] = { 0, };
780 u8 per_sta_keys_start
= 8;
782 if (b43_new_kidx_api(dev
))
783 per_sta_keys_start
= 4;
785 B43_WARN_ON(index
>= dev
->max_nr_keys
);
786 B43_WARN_ON(key_len
> B43_SEC_KEYSIZE
);
788 if (index
>= per_sta_keys_start
)
789 keymac_write(dev
, index
, NULL
); /* First zero out mac. */
791 memcpy(buf
, key
, key_len
);
792 key_write(dev
, index
, algorithm
, buf
);
793 if (index
>= per_sta_keys_start
)
794 keymac_write(dev
, index
, mac_addr
);
796 dev
->key
[index
].algorithm
= algorithm
;
799 static int b43_key_write(struct b43_wldev
*dev
,
800 int index
, u8 algorithm
,
801 const u8
* key
, size_t key_len
,
803 struct ieee80211_key_conf
*keyconf
)
808 if (key_len
> B43_SEC_KEYSIZE
)
810 for (i
= 0; i
< dev
->max_nr_keys
; i
++) {
811 /* Check that we don't already have this key. */
812 B43_WARN_ON(dev
->key
[i
].keyconf
== keyconf
);
815 /* Either pairwise key or address is 00:00:00:00:00:00
816 * for transmit-only keys. Search the index. */
817 if (b43_new_kidx_api(dev
))
821 for (i
= sta_keys_start
; i
< dev
->max_nr_keys
; i
++) {
822 if (!dev
->key
[i
].keyconf
) {
829 b43err(dev
->wl
, "Out of hardware key memory\n");
833 B43_WARN_ON(index
> 3);
835 do_key_write(dev
, index
, algorithm
, key
, key_len
, mac_addr
);
836 if ((index
<= 3) && !b43_new_kidx_api(dev
)) {
838 B43_WARN_ON(mac_addr
);
839 do_key_write(dev
, index
+ 4, algorithm
, key
, key_len
, NULL
);
841 keyconf
->hw_key_idx
= index
;
842 dev
->key
[index
].keyconf
= keyconf
;
847 static int b43_key_clear(struct b43_wldev
*dev
, int index
)
849 if (B43_WARN_ON((index
< 0) || (index
>= dev
->max_nr_keys
)))
851 do_key_write(dev
, index
, B43_SEC_ALGO_NONE
,
852 NULL
, B43_SEC_KEYSIZE
, NULL
);
853 if ((index
<= 3) && !b43_new_kidx_api(dev
)) {
854 do_key_write(dev
, index
+ 4, B43_SEC_ALGO_NONE
,
855 NULL
, B43_SEC_KEYSIZE
, NULL
);
857 dev
->key
[index
].keyconf
= NULL
;
862 static void b43_clear_keys(struct b43_wldev
*dev
)
866 for (i
= 0; i
< dev
->max_nr_keys
; i
++)
867 b43_key_clear(dev
, i
);
870 void b43_power_saving_ctl_bits(struct b43_wldev
*dev
, unsigned int ps_flags
)
878 B43_WARN_ON((ps_flags
& B43_PS_ENABLED
) &&
879 (ps_flags
& B43_PS_DISABLED
));
880 B43_WARN_ON((ps_flags
& B43_PS_AWAKE
) && (ps_flags
& B43_PS_ASLEEP
));
882 if (ps_flags
& B43_PS_ENABLED
) {
884 } else if (ps_flags
& B43_PS_DISABLED
) {
887 //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
888 // and thus is not an AP and we are associated, set bit 25
890 if (ps_flags
& B43_PS_AWAKE
) {
892 } else if (ps_flags
& B43_PS_ASLEEP
) {
895 //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
896 // or we are associated, or FIXME, or the latest PS-Poll packet sent was
897 // successful, set bit26
900 /* FIXME: For now we force awake-on and hwps-off */
904 macctl
= b43_read32(dev
, B43_MMIO_MACCTL
);
906 macctl
|= B43_MACCTL_HWPS
;
908 macctl
&= ~B43_MACCTL_HWPS
;
910 macctl
|= B43_MACCTL_AWAKE
;
912 macctl
&= ~B43_MACCTL_AWAKE
;
913 b43_write32(dev
, B43_MMIO_MACCTL
, macctl
);
915 b43_read32(dev
, B43_MMIO_MACCTL
);
916 if (awake
&& dev
->dev
->id
.revision
>= 5) {
917 /* Wait for the microcode to wake up. */
918 for (i
= 0; i
< 100; i
++) {
919 ucstat
= b43_shm_read16(dev
, B43_SHM_SHARED
,
920 B43_SHM_SH_UCODESTAT
);
921 if (ucstat
!= B43_SHM_SH_UCODESTAT_SLEEP
)
928 /* Turn the Analog ON/OFF */
929 static void b43_switch_analog(struct b43_wldev
*dev
, int on
)
931 b43_write16(dev
, B43_MMIO_PHY0
, on
? 0 : 0xF4);
934 void b43_wireless_core_reset(struct b43_wldev
*dev
, u32 flags
)
939 flags
|= B43_TMSLOW_PHYCLKEN
;
940 flags
|= B43_TMSLOW_PHYRESET
;
941 ssb_device_enable(dev
->dev
, flags
);
942 msleep(2); /* Wait for the PLL to turn on. */
944 /* Now take the PHY out of Reset again */
945 tmslow
= ssb_read32(dev
->dev
, SSB_TMSLOW
);
946 tmslow
|= SSB_TMSLOW_FGC
;
947 tmslow
&= ~B43_TMSLOW_PHYRESET
;
948 ssb_write32(dev
->dev
, SSB_TMSLOW
, tmslow
);
949 ssb_read32(dev
->dev
, SSB_TMSLOW
); /* flush */
951 tmslow
&= ~SSB_TMSLOW_FGC
;
952 ssb_write32(dev
->dev
, SSB_TMSLOW
, tmslow
);
953 ssb_read32(dev
->dev
, SSB_TMSLOW
); /* flush */
957 b43_switch_analog(dev
, 1);
959 macctl
= b43_read32(dev
, B43_MMIO_MACCTL
);
960 macctl
&= ~B43_MACCTL_GMODE
;
961 if (flags
& B43_TMSLOW_GMODE
)
962 macctl
|= B43_MACCTL_GMODE
;
963 macctl
|= B43_MACCTL_IHR_ENABLED
;
964 b43_write32(dev
, B43_MMIO_MACCTL
, macctl
);
967 static void handle_irq_transmit_status(struct b43_wldev
*dev
)
971 struct b43_txstatus stat
;
974 v0
= b43_read32(dev
, B43_MMIO_XMITSTAT_0
);
975 if (!(v0
& 0x00000001))
977 v1
= b43_read32(dev
, B43_MMIO_XMITSTAT_1
);
979 stat
.cookie
= (v0
>> 16);
980 stat
.seq
= (v1
& 0x0000FFFF);
981 stat
.phy_stat
= ((v1
& 0x00FF0000) >> 16);
982 tmp
= (v0
& 0x0000FFFF);
983 stat
.frame_count
= ((tmp
& 0xF000) >> 12);
984 stat
.rts_count
= ((tmp
& 0x0F00) >> 8);
985 stat
.supp_reason
= ((tmp
& 0x001C) >> 2);
986 stat
.pm_indicated
= !!(tmp
& 0x0080);
987 stat
.intermediate
= !!(tmp
& 0x0040);
988 stat
.for_ampdu
= !!(tmp
& 0x0020);
989 stat
.acked
= !!(tmp
& 0x0002);
991 b43_handle_txstatus(dev
, &stat
);
995 static void drain_txstatus_queue(struct b43_wldev
*dev
)
999 if (dev
->dev
->id
.revision
< 5)
1001 /* Read all entries from the microcode TXstatus FIFO
1002 * and throw them away.
1005 dummy
= b43_read32(dev
, B43_MMIO_XMITSTAT_0
);
1006 if (!(dummy
& 0x00000001))
1008 dummy
= b43_read32(dev
, B43_MMIO_XMITSTAT_1
);
1012 static u32
b43_jssi_read(struct b43_wldev
*dev
)
1016 val
= b43_shm_read16(dev
, B43_SHM_SHARED
, 0x08A);
1018 val
|= b43_shm_read16(dev
, B43_SHM_SHARED
, 0x088);
1023 static void b43_jssi_write(struct b43_wldev
*dev
, u32 jssi
)
1025 b43_shm_write16(dev
, B43_SHM_SHARED
, 0x088, (jssi
& 0x0000FFFF));
1026 b43_shm_write16(dev
, B43_SHM_SHARED
, 0x08A, (jssi
& 0xFFFF0000) >> 16);
1029 static void b43_generate_noise_sample(struct b43_wldev
*dev
)
1031 b43_jssi_write(dev
, 0x7F7F7F7F);
1032 b43_write32(dev
, B43_MMIO_STATUS2_BITFIELD
,
1033 b43_read32(dev
, B43_MMIO_STATUS2_BITFIELD
)
1035 B43_WARN_ON(dev
->noisecalc
.channel_at_start
!= dev
->phy
.channel
);
1038 static void b43_calculate_link_quality(struct b43_wldev
*dev
)
1040 /* Top half of Link Quality calculation. */
1042 if (dev
->noisecalc
.calculation_running
)
1044 dev
->noisecalc
.channel_at_start
= dev
->phy
.channel
;
1045 dev
->noisecalc
.calculation_running
= 1;
1046 dev
->noisecalc
.nr_samples
= 0;
1048 b43_generate_noise_sample(dev
);
1051 static void handle_irq_noise(struct b43_wldev
*dev
)
1053 struct b43_phy
*phy
= &dev
->phy
;
1059 /* Bottom half of Link Quality calculation. */
1061 B43_WARN_ON(!dev
->noisecalc
.calculation_running
);
1062 if (dev
->noisecalc
.channel_at_start
!= phy
->channel
)
1063 goto drop_calculation
;
1064 *((__le32
*)noise
) = cpu_to_le32(b43_jssi_read(dev
));
1065 if (noise
[0] == 0x7F || noise
[1] == 0x7F ||
1066 noise
[2] == 0x7F || noise
[3] == 0x7F)
1069 /* Get the noise samples. */
1070 B43_WARN_ON(dev
->noisecalc
.nr_samples
>= 8);
1071 i
= dev
->noisecalc
.nr_samples
;
1072 noise
[0] = limit_value(noise
[0], 0, ARRAY_SIZE(phy
->nrssi_lt
) - 1);
1073 noise
[1] = limit_value(noise
[1], 0, ARRAY_SIZE(phy
->nrssi_lt
) - 1);
1074 noise
[2] = limit_value(noise
[2], 0, ARRAY_SIZE(phy
->nrssi_lt
) - 1);
1075 noise
[3] = limit_value(noise
[3], 0, ARRAY_SIZE(phy
->nrssi_lt
) - 1);
1076 dev
->noisecalc
.samples
[i
][0] = phy
->nrssi_lt
[noise
[0]];
1077 dev
->noisecalc
.samples
[i
][1] = phy
->nrssi_lt
[noise
[1]];
1078 dev
->noisecalc
.samples
[i
][2] = phy
->nrssi_lt
[noise
[2]];
1079 dev
->noisecalc
.samples
[i
][3] = phy
->nrssi_lt
[noise
[3]];
1080 dev
->noisecalc
.nr_samples
++;
1081 if (dev
->noisecalc
.nr_samples
== 8) {
1082 /* Calculate the Link Quality by the noise samples. */
1084 for (i
= 0; i
< 8; i
++) {
1085 for (j
= 0; j
< 4; j
++)
1086 average
+= dev
->noisecalc
.samples
[i
][j
];
1092 tmp
= b43_shm_read16(dev
, B43_SHM_SHARED
, 0x40C);
1093 tmp
= (tmp
/ 128) & 0x1F;
1103 dev
->stats
.link_noise
= average
;
1105 dev
->noisecalc
.calculation_running
= 0;
1109 b43_generate_noise_sample(dev
);
1112 static void handle_irq_tbtt_indication(struct b43_wldev
*dev
)
1114 if (b43_is_mode(dev
->wl
, IEEE80211_IF_TYPE_AP
)) {
1117 if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
1118 b43_power_saving_ctl_bits(dev
, 0);
1120 dev
->reg124_set_0x4
= 0;
1121 if (b43_is_mode(dev
->wl
, IEEE80211_IF_TYPE_IBSS
))
1122 dev
->reg124_set_0x4
= 1;
1125 static void handle_irq_atim_end(struct b43_wldev
*dev
)
1127 if (!dev
->reg124_set_0x4
/*FIXME rename this variable */ )
1129 b43_write32(dev
, B43_MMIO_STATUS2_BITFIELD
,
1130 b43_read32(dev
, B43_MMIO_STATUS2_BITFIELD
)
1134 static void handle_irq_pmq(struct b43_wldev
*dev
)
1141 tmp
= b43_read32(dev
, B43_MMIO_PS_STATUS
);
1142 if (!(tmp
& 0x00000008))
1145 /* 16bit write is odd, but correct. */
1146 b43_write16(dev
, B43_MMIO_PS_STATUS
, 0x0002);
1149 static void b43_write_template_common(struct b43_wldev
*dev
,
1150 const u8
* data
, u16 size
,
1152 u16 shm_size_offset
, u8 rate
)
1155 struct b43_plcp_hdr4 plcp
;
1158 b43_generate_plcp_hdr(&plcp
, size
+ FCS_LEN
, rate
);
1159 b43_ram_write(dev
, ram_offset
, le32_to_cpu(plcp
.data
));
1160 ram_offset
+= sizeof(u32
);
1161 /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
1162 * So leave the first two bytes of the next write blank.
1164 tmp
= (u32
) (data
[0]) << 16;
1165 tmp
|= (u32
) (data
[1]) << 24;
1166 b43_ram_write(dev
, ram_offset
, tmp
);
1167 ram_offset
+= sizeof(u32
);
1168 for (i
= 2; i
< size
; i
+= sizeof(u32
)) {
1169 tmp
= (u32
) (data
[i
+ 0]);
1171 tmp
|= (u32
) (data
[i
+ 1]) << 8;
1173 tmp
|= (u32
) (data
[i
+ 2]) << 16;
1175 tmp
|= (u32
) (data
[i
+ 3]) << 24;
1176 b43_ram_write(dev
, ram_offset
+ i
- 2, tmp
);
1178 b43_shm_write16(dev
, B43_SHM_SHARED
, shm_size_offset
,
1179 size
+ sizeof(struct b43_plcp_hdr6
));
1182 static void b43_write_beacon_template(struct b43_wldev
*dev
,
1184 u16 shm_size_offset
, u8 rate
)
1189 B43_WARN_ON(!dev
->cached_beacon
);
1190 len
= min((size_t) dev
->cached_beacon
->len
,
1191 0x200 - sizeof(struct b43_plcp_hdr6
));
1192 data
= (const u8
*)(dev
->cached_beacon
->data
);
1193 b43_write_template_common(dev
, data
,
1194 len
, ram_offset
, shm_size_offset
, rate
);
1197 static void b43_write_probe_resp_plcp(struct b43_wldev
*dev
,
1198 u16 shm_offset
, u16 size
, u8 rate
)
1200 struct b43_plcp_hdr4 plcp
;
1205 b43_generate_plcp_hdr(&plcp
, size
+ FCS_LEN
, rate
);
1206 dur
= ieee80211_generic_frame_duration(dev
->wl
->hw
,
1207 dev
->wl
->if_id
, size
,
1208 B43_RATE_TO_BASE100KBPS(rate
));
1209 /* Write PLCP in two parts and timing for packet transfer */
1210 tmp
= le32_to_cpu(plcp
.data
);
1211 b43_shm_write16(dev
, B43_SHM_SHARED
, shm_offset
, tmp
& 0xFFFF);
1212 b43_shm_write16(dev
, B43_SHM_SHARED
, shm_offset
+ 2, tmp
>> 16);
1213 b43_shm_write16(dev
, B43_SHM_SHARED
, shm_offset
+ 6, le16_to_cpu(dur
));
1216 /* Instead of using custom probe response template, this function
1217 * just patches custom beacon template by:
1218 * 1) Changing packet type
1219 * 2) Patching duration field
1222 static u8
*b43_generate_probe_resp(struct b43_wldev
*dev
,
1223 u16
* dest_size
, u8 rate
)
1227 u16 src_size
, elem_size
, src_pos
, dest_pos
;
1229 struct ieee80211_hdr
*hdr
;
1231 B43_WARN_ON(!dev
->cached_beacon
);
1232 src_size
= dev
->cached_beacon
->len
;
1233 src_data
= (const u8
*)dev
->cached_beacon
->data
;
1235 if (unlikely(src_size
< 0x24)) {
1236 b43dbg(dev
->wl
, "b43_generate_probe_resp: " "invalid beacon\n");
1240 dest_data
= kmalloc(src_size
, GFP_ATOMIC
);
1241 if (unlikely(!dest_data
))
1244 /* 0x24 is offset of first variable-len Information-Element
1247 memcpy(dest_data
, src_data
, 0x24);
1248 src_pos
= dest_pos
= 0x24;
1249 for (; src_pos
< src_size
- 2; src_pos
+= elem_size
) {
1250 elem_size
= src_data
[src_pos
+ 1] + 2;
1251 if (src_data
[src_pos
] != 0x05) { /* TIM */
1252 memcpy(dest_data
+ dest_pos
, src_data
+ src_pos
,
1254 dest_pos
+= elem_size
;
1257 *dest_size
= dest_pos
;
1258 hdr
= (struct ieee80211_hdr
*)dest_data
;
1260 /* Set the frame control. */
1261 hdr
->frame_control
= cpu_to_le16(IEEE80211_FTYPE_MGMT
|
1262 IEEE80211_STYPE_PROBE_RESP
);
1263 dur
= ieee80211_generic_frame_duration(dev
->wl
->hw
,
1264 dev
->wl
->if_id
, *dest_size
,
1265 B43_RATE_TO_BASE100KBPS(rate
));
1266 hdr
->duration_id
= dur
;
1271 static void b43_write_probe_resp_template(struct b43_wldev
*dev
,
1273 u16 shm_size_offset
, u8 rate
)
1275 u8
*probe_resp_data
;
1278 B43_WARN_ON(!dev
->cached_beacon
);
1279 size
= dev
->cached_beacon
->len
;
1280 probe_resp_data
= b43_generate_probe_resp(dev
, &size
, rate
);
1281 if (unlikely(!probe_resp_data
))
1284 /* Looks like PLCP headers plus packet timings are stored for
1285 * all possible basic rates
1287 b43_write_probe_resp_plcp(dev
, 0x31A, size
, B43_CCK_RATE_1MB
);
1288 b43_write_probe_resp_plcp(dev
, 0x32C, size
, B43_CCK_RATE_2MB
);
1289 b43_write_probe_resp_plcp(dev
, 0x33E, size
, B43_CCK_RATE_5MB
);
1290 b43_write_probe_resp_plcp(dev
, 0x350, size
, B43_CCK_RATE_11MB
);
1292 size
= min((size_t) size
, 0x200 - sizeof(struct b43_plcp_hdr6
));
1293 b43_write_template_common(dev
, probe_resp_data
,
1294 size
, ram_offset
, shm_size_offset
, rate
);
1295 kfree(probe_resp_data
);
1298 static int b43_refresh_cached_beacon(struct b43_wldev
*dev
,
1299 struct sk_buff
*beacon
)
1301 if (dev
->cached_beacon
)
1302 kfree_skb(dev
->cached_beacon
);
1303 dev
->cached_beacon
= beacon
;
1308 static void b43_update_templates(struct b43_wldev
*dev
)
1312 B43_WARN_ON(!dev
->cached_beacon
);
1314 b43_write_beacon_template(dev
, 0x68, 0x18, B43_CCK_RATE_1MB
);
1315 b43_write_beacon_template(dev
, 0x468, 0x1A, B43_CCK_RATE_1MB
);
1316 b43_write_probe_resp_template(dev
, 0x268, 0x4A, B43_CCK_RATE_11MB
);
1318 status
= b43_read32(dev
, B43_MMIO_STATUS2_BITFIELD
);
1320 b43_write32(dev
, B43_MMIO_STATUS2_BITFIELD
, status
);
1323 static void b43_refresh_templates(struct b43_wldev
*dev
, struct sk_buff
*beacon
)
1327 err
= b43_refresh_cached_beacon(dev
, beacon
);
1330 b43_update_templates(dev
);
1333 static void b43_set_ssid(struct b43_wldev
*dev
, const u8
* ssid
, u8 ssid_len
)
1338 len
= min((u16
) ssid_len
, (u16
) 0x100);
1339 for (i
= 0; i
< len
; i
+= sizeof(u32
)) {
1340 tmp
= (u32
) (ssid
[i
+ 0]);
1342 tmp
|= (u32
) (ssid
[i
+ 1]) << 8;
1344 tmp
|= (u32
) (ssid
[i
+ 2]) << 16;
1346 tmp
|= (u32
) (ssid
[i
+ 3]) << 24;
1347 b43_shm_write32(dev
, B43_SHM_SHARED
, 0x380 + i
, tmp
);
1349 b43_shm_write16(dev
, B43_SHM_SHARED
, 0x48, len
);
1352 static void b43_set_beacon_int(struct b43_wldev
*dev
, u16 beacon_int
)
1355 if (dev
->dev
->id
.revision
>= 3) {
1356 b43_write32(dev
, 0x188, (beacon_int
<< 16));
1358 b43_write16(dev
, 0x606, (beacon_int
>> 6));
1359 b43_write16(dev
, 0x610, beacon_int
);
1361 b43_time_unlock(dev
);
1364 static void handle_irq_beacon(struct b43_wldev
*dev
)
1368 if (!b43_is_mode(dev
->wl
, IEEE80211_IF_TYPE_AP
))
1371 dev
->irq_savedstate
&= ~B43_IRQ_BEACON
;
1372 status
= b43_read32(dev
, B43_MMIO_STATUS2_BITFIELD
);
1374 if (!dev
->cached_beacon
|| ((status
& 0x1) && (status
& 0x2))) {
1375 /* ACK beacon IRQ. */
1376 b43_write32(dev
, B43_MMIO_GEN_IRQ_REASON
, B43_IRQ_BEACON
);
1377 dev
->irq_savedstate
|= B43_IRQ_BEACON
;
1378 if (dev
->cached_beacon
)
1379 kfree_skb(dev
->cached_beacon
);
1380 dev
->cached_beacon
= NULL
;
1383 if (!(status
& 0x1)) {
1384 b43_write_beacon_template(dev
, 0x68, 0x18, B43_CCK_RATE_1MB
);
1386 b43_write32(dev
, B43_MMIO_STATUS2_BITFIELD
, status
);
1388 if (!(status
& 0x2)) {
1389 b43_write_beacon_template(dev
, 0x468, 0x1A, B43_CCK_RATE_1MB
);
1391 b43_write32(dev
, B43_MMIO_STATUS2_BITFIELD
, status
);
1395 static void handle_irq_ucode_debug(struct b43_wldev
*dev
)
1400 /* Interrupt handler bottom-half */
1401 static void b43_interrupt_tasklet(struct b43_wldev
*dev
)
1404 u32 dma_reason
[ARRAY_SIZE(dev
->dma_reason
)];
1405 u32 merged_dma_reason
= 0;
1407 unsigned long flags
;
1409 spin_lock_irqsave(&dev
->wl
->irq_lock
, flags
);
1411 B43_WARN_ON(b43_status(dev
) != B43_STAT_STARTED
);
1413 reason
= dev
->irq_reason
;
1414 for (i
= 0; i
< ARRAY_SIZE(dma_reason
); i
++) {
1415 dma_reason
[i
] = dev
->dma_reason
[i
];
1416 merged_dma_reason
|= dma_reason
[i
];
1419 if (unlikely(reason
& B43_IRQ_MAC_TXERR
))
1420 b43err(dev
->wl
, "MAC transmission error\n");
1422 if (unlikely(reason
& B43_IRQ_PHY_TXERR
))
1423 b43err(dev
->wl
, "PHY transmission error\n");
1425 if (unlikely(merged_dma_reason
& (B43_DMAIRQ_FATALMASK
|
1426 B43_DMAIRQ_NONFATALMASK
))) {
1427 if (merged_dma_reason
& B43_DMAIRQ_FATALMASK
) {
1428 b43err(dev
->wl
, "Fatal DMA error: "
1429 "0x%08X, 0x%08X, 0x%08X, "
1430 "0x%08X, 0x%08X, 0x%08X\n",
1431 dma_reason
[0], dma_reason
[1],
1432 dma_reason
[2], dma_reason
[3],
1433 dma_reason
[4], dma_reason
[5]);
1434 b43_controller_restart(dev
, "DMA error");
1436 spin_unlock_irqrestore(&dev
->wl
->irq_lock
, flags
);
1439 if (merged_dma_reason
& B43_DMAIRQ_NONFATALMASK
) {
1440 b43err(dev
->wl
, "DMA error: "
1441 "0x%08X, 0x%08X, 0x%08X, "
1442 "0x%08X, 0x%08X, 0x%08X\n",
1443 dma_reason
[0], dma_reason
[1],
1444 dma_reason
[2], dma_reason
[3],
1445 dma_reason
[4], dma_reason
[5]);
1449 if (unlikely(reason
& B43_IRQ_UCODE_DEBUG
))
1450 handle_irq_ucode_debug(dev
);
1451 if (reason
& B43_IRQ_TBTT_INDI
)
1452 handle_irq_tbtt_indication(dev
);
1453 if (reason
& B43_IRQ_ATIM_END
)
1454 handle_irq_atim_end(dev
);
1455 if (reason
& B43_IRQ_BEACON
)
1456 handle_irq_beacon(dev
);
1457 if (reason
& B43_IRQ_PMQ
)
1458 handle_irq_pmq(dev
);
1459 if (reason
& B43_IRQ_TXFIFO_FLUSH_OK
)
1461 if (reason
& B43_IRQ_NOISESAMPLE_OK
)
1462 handle_irq_noise(dev
);
1464 /* Check the DMA reason registers for received data. */
1465 if (dma_reason
[0] & B43_DMAIRQ_RX_DONE
) {
1466 if (b43_using_pio(dev
))
1467 b43_pio_rx(dev
->pio
.queue0
);
1469 b43_dma_rx(dev
->dma
.rx_ring0
);
1471 B43_WARN_ON(dma_reason
[1] & B43_DMAIRQ_RX_DONE
);
1472 B43_WARN_ON(dma_reason
[2] & B43_DMAIRQ_RX_DONE
);
1473 if (dma_reason
[3] & B43_DMAIRQ_RX_DONE
) {
1474 if (b43_using_pio(dev
))
1475 b43_pio_rx(dev
->pio
.queue3
);
1477 b43_dma_rx(dev
->dma
.rx_ring3
);
1479 B43_WARN_ON(dma_reason
[4] & B43_DMAIRQ_RX_DONE
);
1480 B43_WARN_ON(dma_reason
[5] & B43_DMAIRQ_RX_DONE
);
1482 if (reason
& B43_IRQ_TX_OK
)
1483 handle_irq_transmit_status(dev
);
1485 b43_interrupt_enable(dev
, dev
->irq_savedstate
);
1487 spin_unlock_irqrestore(&dev
->wl
->irq_lock
, flags
);
1490 static void pio_irq_workaround(struct b43_wldev
*dev
, u16 base
, int queueidx
)
1494 rxctl
= b43_read16(dev
, base
+ B43_PIO_RXCTL
);
1495 if (rxctl
& B43_PIO_RXCTL_DATAAVAILABLE
)
1496 dev
->dma_reason
[queueidx
] |= B43_DMAIRQ_RX_DONE
;
1498 dev
->dma_reason
[queueidx
] &= ~B43_DMAIRQ_RX_DONE
;
1501 static void b43_interrupt_ack(struct b43_wldev
*dev
, u32 reason
)
1503 if (b43_using_pio(dev
) &&
1504 (dev
->dev
->id
.revision
< 3) &&
1505 (!(reason
& B43_IRQ_PIO_WORKAROUND
))) {
1506 /* Apply a PIO specific workaround to the dma_reasons */
1507 pio_irq_workaround(dev
, B43_MMIO_PIO1_BASE
, 0);
1508 pio_irq_workaround(dev
, B43_MMIO_PIO2_BASE
, 1);
1509 pio_irq_workaround(dev
, B43_MMIO_PIO3_BASE
, 2);
1510 pio_irq_workaround(dev
, B43_MMIO_PIO4_BASE
, 3);
1513 b43_write32(dev
, B43_MMIO_GEN_IRQ_REASON
, reason
);
1515 b43_write32(dev
, B43_MMIO_DMA0_REASON
, dev
->dma_reason
[0]);
1516 b43_write32(dev
, B43_MMIO_DMA1_REASON
, dev
->dma_reason
[1]);
1517 b43_write32(dev
, B43_MMIO_DMA2_REASON
, dev
->dma_reason
[2]);
1518 b43_write32(dev
, B43_MMIO_DMA3_REASON
, dev
->dma_reason
[3]);
1519 b43_write32(dev
, B43_MMIO_DMA4_REASON
, dev
->dma_reason
[4]);
1520 b43_write32(dev
, B43_MMIO_DMA5_REASON
, dev
->dma_reason
[5]);
1523 /* Interrupt handler top-half */
1524 static irqreturn_t
b43_interrupt_handler(int irq
, void *dev_id
)
1526 irqreturn_t ret
= IRQ_NONE
;
1527 struct b43_wldev
*dev
= dev_id
;
1533 spin_lock(&dev
->wl
->irq_lock
);
1535 if (b43_status(dev
) < B43_STAT_STARTED
)
1537 reason
= b43_read32(dev
, B43_MMIO_GEN_IRQ_REASON
);
1538 if (reason
== 0xffffffff) /* shared IRQ */
1541 reason
&= b43_read32(dev
, B43_MMIO_GEN_IRQ_MASK
);
1545 dev
->dma_reason
[0] = b43_read32(dev
, B43_MMIO_DMA0_REASON
)
1547 dev
->dma_reason
[1] = b43_read32(dev
, B43_MMIO_DMA1_REASON
)
1549 dev
->dma_reason
[2] = b43_read32(dev
, B43_MMIO_DMA2_REASON
)
1551 dev
->dma_reason
[3] = b43_read32(dev
, B43_MMIO_DMA3_REASON
)
1553 dev
->dma_reason
[4] = b43_read32(dev
, B43_MMIO_DMA4_REASON
)
1555 dev
->dma_reason
[5] = b43_read32(dev
, B43_MMIO_DMA5_REASON
)
1558 b43_interrupt_ack(dev
, reason
);
1559 /* disable all IRQs. They are enabled again in the bottom half. */
1560 dev
->irq_savedstate
= b43_interrupt_disable(dev
, B43_IRQ_ALL
);
1561 /* save the reason code and call our bottom half. */
1562 dev
->irq_reason
= reason
;
1563 tasklet_schedule(&dev
->isr_tasklet
);
1566 spin_unlock(&dev
->wl
->irq_lock
);
1571 static void b43_release_firmware(struct b43_wldev
*dev
)
1573 release_firmware(dev
->fw
.ucode
);
1574 dev
->fw
.ucode
= NULL
;
1575 release_firmware(dev
->fw
.pcm
);
1577 release_firmware(dev
->fw
.initvals
);
1578 dev
->fw
.initvals
= NULL
;
1579 release_firmware(dev
->fw
.initvals_band
);
1580 dev
->fw
.initvals_band
= NULL
;
1583 static void b43_print_fw_helptext(struct b43_wl
*wl
)
1585 b43err(wl
, "You must go to "
1586 "http://linuxwireless.org/en/users/Drivers/bcm43xx#devicefirmware "
1587 "and download the correct firmware (version 4).\n");
1590 static int do_request_fw(struct b43_wldev
*dev
,
1592 const struct firmware
**fw
)
1594 char path
[sizeof(modparam_fwpostfix
) + 32];
1595 struct b43_fw_header
*hdr
;
1602 snprintf(path
, ARRAY_SIZE(path
),
1604 modparam_fwpostfix
, name
);
1605 err
= request_firmware(fw
, path
, dev
->dev
->dev
);
1607 b43err(dev
->wl
, "Firmware file \"%s\" not found "
1608 "or load failed.\n", path
);
1611 if ((*fw
)->size
< sizeof(struct b43_fw_header
))
1613 hdr
= (struct b43_fw_header
*)((*fw
)->data
);
1614 switch (hdr
->type
) {
1615 case B43_FW_TYPE_UCODE
:
1616 case B43_FW_TYPE_PCM
:
1617 size
= be32_to_cpu(hdr
->size
);
1618 if (size
!= (*fw
)->size
- sizeof(struct b43_fw_header
))
1621 case B43_FW_TYPE_IV
:
1632 b43err(dev
->wl
, "Firmware file \"%s\" format error.\n", path
);
1636 static int b43_request_firmware(struct b43_wldev
*dev
)
1638 struct b43_firmware
*fw
= &dev
->fw
;
1639 const u8 rev
= dev
->dev
->id
.revision
;
1640 const char *filename
;
1644 tmshigh
= ssb_read32(dev
->dev
, SSB_TMSHIGH
);
1646 if ((rev
>= 5) && (rev
<= 10))
1647 filename
= "ucode5";
1648 else if ((rev
>= 11) && (rev
<= 12))
1649 filename
= "ucode11";
1651 filename
= "ucode13";
1654 err
= do_request_fw(dev
, filename
, &fw
->ucode
);
1659 if ((rev
>= 5) && (rev
<= 10))
1665 err
= do_request_fw(dev
, filename
, &fw
->pcm
);
1669 if (!fw
->initvals
) {
1670 switch (dev
->phy
.type
) {
1672 if ((rev
>= 5) && (rev
<= 10)) {
1673 if (tmshigh
& B43_TMSHIGH_GPHY
)
1674 filename
= "a0g1initvals5";
1676 filename
= "a0g0initvals5";
1678 goto err_no_initvals
;
1681 if ((rev
>= 5) && (rev
<= 10))
1682 filename
= "b0g0initvals5";
1684 filename
= "lp0initvals13";
1686 goto err_no_initvals
;
1689 goto err_no_initvals
;
1691 err
= do_request_fw(dev
, filename
, &fw
->initvals
);
1695 if (!fw
->initvals_band
) {
1696 switch (dev
->phy
.type
) {
1698 if ((rev
>= 5) && (rev
<= 10)) {
1699 if (tmshigh
& B43_TMSHIGH_GPHY
)
1700 filename
= "a0g1bsinitvals5";
1702 filename
= "a0g0bsinitvals5";
1703 } else if (rev
>= 11)
1706 goto err_no_initvals
;
1709 if ((rev
>= 5) && (rev
<= 10))
1710 filename
= "b0g0bsinitvals5";
1714 goto err_no_initvals
;
1717 goto err_no_initvals
;
1719 err
= do_request_fw(dev
, filename
, &fw
->initvals_band
);
1727 b43_print_fw_helptext(dev
->wl
);
1732 b43err(dev
->wl
, "No microcode available for core rev %u\n", rev
);
1737 b43err(dev
->wl
, "No PCM available for core rev %u\n", rev
);
1742 b43err(dev
->wl
, "No Initial Values firmware file for PHY %u, "
1743 "core rev %u\n", dev
->phy
.type
, rev
);
1747 b43_release_firmware(dev
);
1751 static int b43_upload_microcode(struct b43_wldev
*dev
)
1753 const size_t hdr_len
= sizeof(struct b43_fw_header
);
1755 unsigned int i
, len
;
1756 u16 fwrev
, fwpatch
, fwdate
, fwtime
;
1760 /* Upload Microcode. */
1761 data
= (__be32
*) (dev
->fw
.ucode
->data
+ hdr_len
);
1762 len
= (dev
->fw
.ucode
->size
- hdr_len
) / sizeof(__be32
);
1763 b43_shm_control_word(dev
, B43_SHM_UCODE
| B43_SHM_AUTOINC_W
, 0x0000);
1764 for (i
= 0; i
< len
; i
++) {
1765 b43_write32(dev
, B43_MMIO_SHM_DATA
, be32_to_cpu(data
[i
]));
1770 /* Upload PCM data. */
1771 data
= (__be32
*) (dev
->fw
.pcm
->data
+ hdr_len
);
1772 len
= (dev
->fw
.pcm
->size
- hdr_len
) / sizeof(__be32
);
1773 b43_shm_control_word(dev
, B43_SHM_HW
, 0x01EA);
1774 b43_write32(dev
, B43_MMIO_SHM_DATA
, 0x00004000);
1775 /* No need for autoinc bit in SHM_HW */
1776 b43_shm_control_word(dev
, B43_SHM_HW
, 0x01EB);
1777 for (i
= 0; i
< len
; i
++) {
1778 b43_write32(dev
, B43_MMIO_SHM_DATA
, be32_to_cpu(data
[i
]));
1783 b43_write32(dev
, B43_MMIO_GEN_IRQ_REASON
, B43_IRQ_ALL
);
1784 b43_write32(dev
, B43_MMIO_MACCTL
,
1785 B43_MACCTL_PSM_RUN
|
1786 B43_MACCTL_IHR_ENABLED
| B43_MACCTL_INFRA
);
1788 /* Wait for the microcode to load and respond */
1791 tmp
= b43_read32(dev
, B43_MMIO_GEN_IRQ_REASON
);
1792 if (tmp
== B43_IRQ_MAC_SUSPENDED
)
1796 b43err(dev
->wl
, "Microcode not responding\n");
1797 b43_print_fw_helptext(dev
->wl
);
1803 b43_read32(dev
, B43_MMIO_GEN_IRQ_REASON
); /* dummy read */
1805 /* Get and check the revisions. */
1806 fwrev
= b43_shm_read16(dev
, B43_SHM_SHARED
, B43_SHM_SH_UCODEREV
);
1807 fwpatch
= b43_shm_read16(dev
, B43_SHM_SHARED
, B43_SHM_SH_UCODEPATCH
);
1808 fwdate
= b43_shm_read16(dev
, B43_SHM_SHARED
, B43_SHM_SH_UCODEDATE
);
1809 fwtime
= b43_shm_read16(dev
, B43_SHM_SHARED
, B43_SHM_SH_UCODETIME
);
1811 if (fwrev
<= 0x128) {
1812 b43err(dev
->wl
, "YOUR FIRMWARE IS TOO OLD. Firmware from "
1813 "binary drivers older than version 4.x is unsupported. "
1814 "You must upgrade your firmware files.\n");
1815 b43_print_fw_helptext(dev
->wl
);
1816 b43_write32(dev
, B43_MMIO_MACCTL
, 0);
1820 b43dbg(dev
->wl
, "Loading firmware version %u.%u "
1821 "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
1823 (fwdate
>> 12) & 0xF, (fwdate
>> 8) & 0xF, fwdate
& 0xFF,
1824 (fwtime
>> 11) & 0x1F, (fwtime
>> 5) & 0x3F, fwtime
& 0x1F);
1826 dev
->fw
.rev
= fwrev
;
1827 dev
->fw
.patch
= fwpatch
;
1833 static int b43_write_initvals(struct b43_wldev
*dev
,
1834 const struct b43_iv
*ivals
,
1838 const struct b43_iv
*iv
;
1843 BUILD_BUG_ON(sizeof(struct b43_iv
) != 6);
1845 for (i
= 0; i
< count
; i
++) {
1846 if (array_size
< sizeof(iv
->offset_size
))
1848 array_size
-= sizeof(iv
->offset_size
);
1849 offset
= be16_to_cpu(iv
->offset_size
);
1850 bit32
= !!(offset
& B43_IV_32BIT
);
1851 offset
&= B43_IV_OFFSET_MASK
;
1852 if (offset
>= 0x1000)
1857 if (array_size
< sizeof(iv
->data
.d32
))
1859 array_size
-= sizeof(iv
->data
.d32
);
1861 value
= be32_to_cpu(get_unaligned(&iv
->data
.d32
));
1862 b43_write32(dev
, offset
, value
);
1864 iv
= (const struct b43_iv
*)((const uint8_t *)iv
+
1870 if (array_size
< sizeof(iv
->data
.d16
))
1872 array_size
-= sizeof(iv
->data
.d16
);
1874 value
= be16_to_cpu(iv
->data
.d16
);
1875 b43_write16(dev
, offset
, value
);
1877 iv
= (const struct b43_iv
*)((const uint8_t *)iv
+
1888 b43err(dev
->wl
, "Initial Values Firmware file-format error.\n");
1889 b43_print_fw_helptext(dev
->wl
);
1894 static int b43_upload_initvals(struct b43_wldev
*dev
)
1896 const size_t hdr_len
= sizeof(struct b43_fw_header
);
1897 const struct b43_fw_header
*hdr
;
1898 struct b43_firmware
*fw
= &dev
->fw
;
1899 const struct b43_iv
*ivals
;
1903 hdr
= (const struct b43_fw_header
*)(fw
->initvals
->data
);
1904 ivals
= (const struct b43_iv
*)(fw
->initvals
->data
+ hdr_len
);
1905 count
= be32_to_cpu(hdr
->size
);
1906 err
= b43_write_initvals(dev
, ivals
, count
,
1907 fw
->initvals
->size
- hdr_len
);
1910 if (fw
->initvals_band
) {
1911 hdr
= (const struct b43_fw_header
*)(fw
->initvals_band
->data
);
1912 ivals
= (const struct b43_iv
*)(fw
->initvals_band
->data
+ hdr_len
);
1913 count
= be32_to_cpu(hdr
->size
);
1914 err
= b43_write_initvals(dev
, ivals
, count
,
1915 fw
->initvals_band
->size
- hdr_len
);
1924 /* Initialize the GPIOs
1925 * http://bcm-specs.sipsolutions.net/GPIO
1927 static int b43_gpio_init(struct b43_wldev
*dev
)
1929 struct ssb_bus
*bus
= dev
->dev
->bus
;
1930 struct ssb_device
*gpiodev
, *pcidev
= NULL
;
1933 b43_write32(dev
, B43_MMIO_MACCTL
, b43_read32(dev
, B43_MMIO_MACCTL
)
1934 & ~B43_MACCTL_GPOUTSMSK
);
1936 b43_write16(dev
, B43_MMIO_GPIO_MASK
, b43_read16(dev
, B43_MMIO_GPIO_MASK
)
1941 if (dev
->dev
->bus
->chip_id
== 0x4301) {
1945 if (0 /* FIXME: conditional unknown */ ) {
1946 b43_write16(dev
, B43_MMIO_GPIO_MASK
,
1947 b43_read16(dev
, B43_MMIO_GPIO_MASK
)
1952 if (dev
->dev
->bus
->sprom
.r1
.boardflags_lo
& B43_BFL_PACTRL
) {
1953 b43_write16(dev
, B43_MMIO_GPIO_MASK
,
1954 b43_read16(dev
, B43_MMIO_GPIO_MASK
)
1959 if (dev
->dev
->id
.revision
>= 2)
1960 mask
|= 0x0010; /* FIXME: This is redundant. */
1962 #ifdef CONFIG_SSB_DRIVER_PCICORE
1963 pcidev
= bus
->pcicore
.dev
;
1965 gpiodev
= bus
->chipco
.dev
? : pcidev
;
1968 ssb_write32(gpiodev
, B43_GPIO_CONTROL
,
1969 (ssb_read32(gpiodev
, B43_GPIO_CONTROL
)
1975 /* Turn off all GPIO stuff. Call this on module unload, for example. */
1976 static void b43_gpio_cleanup(struct b43_wldev
*dev
)
1978 struct ssb_bus
*bus
= dev
->dev
->bus
;
1979 struct ssb_device
*gpiodev
, *pcidev
= NULL
;
1981 #ifdef CONFIG_SSB_DRIVER_PCICORE
1982 pcidev
= bus
->pcicore
.dev
;
1984 gpiodev
= bus
->chipco
.dev
? : pcidev
;
1987 ssb_write32(gpiodev
, B43_GPIO_CONTROL
, 0);
1990 /* http://bcm-specs.sipsolutions.net/EnableMac */
1991 void b43_mac_enable(struct b43_wldev
*dev
)
1993 dev
->mac_suspended
--;
1994 B43_WARN_ON(dev
->mac_suspended
< 0);
1995 B43_WARN_ON(irqs_disabled());
1996 if (dev
->mac_suspended
== 0) {
1997 b43_write32(dev
, B43_MMIO_MACCTL
,
1998 b43_read32(dev
, B43_MMIO_MACCTL
)
1999 | B43_MACCTL_ENABLED
);
2000 b43_write32(dev
, B43_MMIO_GEN_IRQ_REASON
,
2001 B43_IRQ_MAC_SUSPENDED
);
2003 b43_read32(dev
, B43_MMIO_MACCTL
);
2004 b43_read32(dev
, B43_MMIO_GEN_IRQ_REASON
);
2005 b43_power_saving_ctl_bits(dev
, 0);
2007 /* Re-enable IRQs. */
2008 spin_lock_irq(&dev
->wl
->irq_lock
);
2009 b43_interrupt_enable(dev
, dev
->irq_savedstate
);
2010 spin_unlock_irq(&dev
->wl
->irq_lock
);
2014 /* http://bcm-specs.sipsolutions.net/SuspendMAC */
2015 void b43_mac_suspend(struct b43_wldev
*dev
)
2021 B43_WARN_ON(irqs_disabled());
2022 B43_WARN_ON(dev
->mac_suspended
< 0);
2024 if (dev
->mac_suspended
== 0) {
2025 /* Mask IRQs before suspending MAC. Otherwise
2026 * the MAC stays busy and won't suspend. */
2027 spin_lock_irq(&dev
->wl
->irq_lock
);
2028 tmp
= b43_interrupt_disable(dev
, B43_IRQ_ALL
);
2029 spin_unlock_irq(&dev
->wl
->irq_lock
);
2030 b43_synchronize_irq(dev
);
2031 dev
->irq_savedstate
= tmp
;
2033 b43_power_saving_ctl_bits(dev
, B43_PS_AWAKE
);
2034 b43_write32(dev
, B43_MMIO_MACCTL
,
2035 b43_read32(dev
, B43_MMIO_MACCTL
)
2036 & ~B43_MACCTL_ENABLED
);
2037 /* force pci to flush the write */
2038 b43_read32(dev
, B43_MMIO_MACCTL
);
2039 for (i
= 40; i
; i
--) {
2040 tmp
= b43_read32(dev
, B43_MMIO_GEN_IRQ_REASON
);
2041 if (tmp
& B43_IRQ_MAC_SUSPENDED
)
2045 b43err(dev
->wl
, "MAC suspend failed\n");
2048 dev
->mac_suspended
++;
2051 static void b43_adjust_opmode(struct b43_wldev
*dev
)
2053 struct b43_wl
*wl
= dev
->wl
;
2057 ctl
= b43_read32(dev
, B43_MMIO_MACCTL
);
2058 /* Reset status to STA infrastructure mode. */
2059 ctl
&= ~B43_MACCTL_AP
;
2060 ctl
&= ~B43_MACCTL_KEEP_CTL
;
2061 ctl
&= ~B43_MACCTL_KEEP_BADPLCP
;
2062 ctl
&= ~B43_MACCTL_KEEP_BAD
;
2063 ctl
&= ~B43_MACCTL_PROMISC
;
2064 ctl
&= ~B43_MACCTL_BEACPROMISC
;
2065 ctl
|= B43_MACCTL_INFRA
;
2067 if (b43_is_mode(wl
, IEEE80211_IF_TYPE_AP
))
2068 ctl
|= B43_MACCTL_AP
;
2069 else if (b43_is_mode(wl
, IEEE80211_IF_TYPE_IBSS
))
2070 ctl
&= ~B43_MACCTL_INFRA
;
2072 if (wl
->filter_flags
& FIF_CONTROL
)
2073 ctl
|= B43_MACCTL_KEEP_CTL
;
2074 if (wl
->filter_flags
& FIF_FCSFAIL
)
2075 ctl
|= B43_MACCTL_KEEP_BAD
;
2076 if (wl
->filter_flags
& FIF_PLCPFAIL
)
2077 ctl
|= B43_MACCTL_KEEP_BADPLCP
;
2078 if (wl
->filter_flags
& FIF_PROMISC_IN_BSS
)
2079 ctl
|= B43_MACCTL_PROMISC
;
2080 if (wl
->filter_flags
& FIF_BCN_PRBRESP_PROMISC
)
2081 ctl
|= B43_MACCTL_BEACPROMISC
;
2083 /* Workaround: On old hardware the HW-MAC-address-filter
2084 * doesn't work properly, so always run promisc in filter
2085 * it in software. */
2086 if (dev
->dev
->id
.revision
<= 4)
2087 ctl
|= B43_MACCTL_PROMISC
;
2089 b43_write32(dev
, B43_MMIO_MACCTL
, ctl
);
2092 if ((ctl
& B43_MACCTL_INFRA
) && !(ctl
& B43_MACCTL_AP
)) {
2093 if (dev
->dev
->bus
->chip_id
== 0x4306 &&
2094 dev
->dev
->bus
->chip_rev
== 3)
2099 b43_write16(dev
, 0x612, cfp_pretbtt
);
2102 static void b43_rate_memory_write(struct b43_wldev
*dev
, u16 rate
, int is_ofdm
)
2108 offset
+= (b43_plcp_get_ratecode_ofdm(rate
) & 0x000F) * 2;
2111 offset
+= (b43_plcp_get_ratecode_cck(rate
) & 0x000F) * 2;
2113 b43_shm_write16(dev
, B43_SHM_SHARED
, offset
+ 0x20,
2114 b43_shm_read16(dev
, B43_SHM_SHARED
, offset
));
2117 static void b43_rate_memory_init(struct b43_wldev
*dev
)
2119 switch (dev
->phy
.type
) {
2122 b43_rate_memory_write(dev
, B43_OFDM_RATE_6MB
, 1);
2123 b43_rate_memory_write(dev
, B43_OFDM_RATE_12MB
, 1);
2124 b43_rate_memory_write(dev
, B43_OFDM_RATE_18MB
, 1);
2125 b43_rate_memory_write(dev
, B43_OFDM_RATE_24MB
, 1);
2126 b43_rate_memory_write(dev
, B43_OFDM_RATE_36MB
, 1);
2127 b43_rate_memory_write(dev
, B43_OFDM_RATE_48MB
, 1);
2128 b43_rate_memory_write(dev
, B43_OFDM_RATE_54MB
, 1);
2129 if (dev
->phy
.type
== B43_PHYTYPE_A
)
2133 b43_rate_memory_write(dev
, B43_CCK_RATE_1MB
, 0);
2134 b43_rate_memory_write(dev
, B43_CCK_RATE_2MB
, 0);
2135 b43_rate_memory_write(dev
, B43_CCK_RATE_5MB
, 0);
2136 b43_rate_memory_write(dev
, B43_CCK_RATE_11MB
, 0);
2143 /* Set the TX-Antenna for management frames sent by firmware. */
2144 static void b43_mgmtframe_txantenna(struct b43_wldev
*dev
, int antenna
)
2151 ant
|= B43_TX4_PHY_ANT0
;
2154 ant
|= B43_TX4_PHY_ANT1
;
2156 case B43_ANTENNA_AUTO
:
2157 ant
|= B43_TX4_PHY_ANTLAST
;
2163 /* FIXME We also need to set the other flags of the PHY control field somewhere. */
2166 tmp
= b43_shm_read16(dev
, B43_SHM_SHARED
, B43_SHM_SH_BEACPHYCTL
);
2167 tmp
= (tmp
& ~B43_TX4_PHY_ANT
) | ant
;
2168 b43_shm_write16(dev
, B43_SHM_SHARED
, B43_SHM_SH_BEACPHYCTL
, tmp
);
2170 tmp
= b43_shm_read16(dev
, B43_SHM_SHARED
, B43_SHM_SH_ACKCTSPHYCTL
);
2171 tmp
= (tmp
& ~B43_TX4_PHY_ANT
) | ant
;
2172 b43_shm_write16(dev
, B43_SHM_SHARED
, B43_SHM_SH_ACKCTSPHYCTL
, tmp
);
2173 /* For Probe Resposes */
2174 tmp
= b43_shm_read16(dev
, B43_SHM_SHARED
, B43_SHM_SH_PRPHYCTL
);
2175 tmp
= (tmp
& ~B43_TX4_PHY_ANT
) | ant
;
2176 b43_shm_write16(dev
, B43_SHM_SHARED
, B43_SHM_SH_PRPHYCTL
, tmp
);
2179 /* This is the opposite of b43_chip_init() */
2180 static void b43_chip_exit(struct b43_wldev
*dev
)
2182 b43_radio_turn_off(dev
, 1);
2184 b43_gpio_cleanup(dev
);
2185 /* firmware is released later */
2188 /* Initialize the chip
2189 * http://bcm-specs.sipsolutions.net/ChipInit
2191 static int b43_chip_init(struct b43_wldev
*dev
)
2193 struct b43_phy
*phy
= &dev
->phy
;
2198 b43_write32(dev
, B43_MMIO_MACCTL
,
2199 B43_MACCTL_PSM_JMP0
| B43_MACCTL_IHR_ENABLED
);
2201 err
= b43_request_firmware(dev
);
2204 err
= b43_upload_microcode(dev
);
2206 goto out
; /* firmware is released later */
2208 err
= b43_gpio_init(dev
);
2210 goto out
; /* firmware is released later */
2213 err
= b43_upload_initvals(dev
);
2216 b43_radio_turn_on(dev
);
2218 b43_write16(dev
, 0x03E6, 0x0000);
2219 err
= b43_phy_init(dev
);
2223 /* Select initial Interference Mitigation. */
2224 tmp
= phy
->interfmode
;
2225 phy
->interfmode
= B43_INTERFMODE_NONE
;
2226 b43_radio_set_interference_mitigation(dev
, tmp
);
2228 b43_set_rx_antenna(dev
, B43_ANTENNA_DEFAULT
);
2229 b43_mgmtframe_txantenna(dev
, B43_ANTENNA_DEFAULT
);
2231 if (phy
->type
== B43_PHYTYPE_B
) {
2232 value16
= b43_read16(dev
, 0x005E);
2234 b43_write16(dev
, 0x005E, value16
);
2236 b43_write32(dev
, 0x0100, 0x01000000);
2237 if (dev
->dev
->id
.revision
< 5)
2238 b43_write32(dev
, 0x010C, 0x01000000);
2240 b43_write32(dev
, B43_MMIO_MACCTL
, b43_read32(dev
, B43_MMIO_MACCTL
)
2241 & ~B43_MACCTL_INFRA
);
2242 b43_write32(dev
, B43_MMIO_MACCTL
, b43_read32(dev
, B43_MMIO_MACCTL
)
2243 | B43_MACCTL_INFRA
);
2245 if (b43_using_pio(dev
)) {
2246 b43_write32(dev
, 0x0210, 0x00000100);
2247 b43_write32(dev
, 0x0230, 0x00000100);
2248 b43_write32(dev
, 0x0250, 0x00000100);
2249 b43_write32(dev
, 0x0270, 0x00000100);
2250 b43_shm_write16(dev
, B43_SHM_SHARED
, 0x0034, 0x0000);
2253 /* Probe Response Timeout value */
2254 /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
2255 b43_shm_write16(dev
, B43_SHM_SHARED
, 0x0074, 0x0000);
2257 /* Initially set the wireless operation mode. */
2258 b43_adjust_opmode(dev
);
2260 if (dev
->dev
->id
.revision
< 3) {
2261 b43_write16(dev
, 0x060E, 0x0000);
2262 b43_write16(dev
, 0x0610, 0x8000);
2263 b43_write16(dev
, 0x0604, 0x0000);
2264 b43_write16(dev
, 0x0606, 0x0200);
2266 b43_write32(dev
, 0x0188, 0x80000000);
2267 b43_write32(dev
, 0x018C, 0x02000000);
2269 b43_write32(dev
, B43_MMIO_GEN_IRQ_REASON
, 0x00004000);
2270 b43_write32(dev
, B43_MMIO_DMA0_IRQ_MASK
, 0x0001DC00);
2271 b43_write32(dev
, B43_MMIO_DMA1_IRQ_MASK
, 0x0000DC00);
2272 b43_write32(dev
, B43_MMIO_DMA2_IRQ_MASK
, 0x0000DC00);
2273 b43_write32(dev
, B43_MMIO_DMA3_IRQ_MASK
, 0x0001DC00);
2274 b43_write32(dev
, B43_MMIO_DMA4_IRQ_MASK
, 0x0000DC00);
2275 b43_write32(dev
, B43_MMIO_DMA5_IRQ_MASK
, 0x0000DC00);
2277 value32
= ssb_read32(dev
->dev
, SSB_TMSLOW
);
2278 value32
|= 0x00100000;
2279 ssb_write32(dev
->dev
, SSB_TMSLOW
, value32
);
2281 b43_write16(dev
, B43_MMIO_POWERUP_DELAY
,
2282 dev
->dev
->bus
->chipco
.fast_pwrup_delay
);
2285 b43dbg(dev
->wl
, "Chip initialized\n");
2290 b43_radio_turn_off(dev
, 1);
2293 b43_gpio_cleanup(dev
);
2297 static void b43_periodic_every120sec(struct b43_wldev
*dev
)
2299 struct b43_phy
*phy
= &dev
->phy
;
2301 if (phy
->type
!= B43_PHYTYPE_G
|| phy
->rev
< 2)
2304 b43_mac_suspend(dev
);
2305 b43_lo_g_measure(dev
);
2306 b43_mac_enable(dev
);
2307 if (b43_has_hardware_pctl(phy
))
2308 b43_lo_g_ctl_mark_all_unused(dev
);
2311 static void b43_periodic_every60sec(struct b43_wldev
*dev
)
2313 struct b43_phy
*phy
= &dev
->phy
;
2315 if (!b43_has_hardware_pctl(phy
))
2316 b43_lo_g_ctl_mark_all_unused(dev
);
2317 if (dev
->dev
->bus
->sprom
.r1
.boardflags_lo
& B43_BFL_RSSI
) {
2318 b43_mac_suspend(dev
);
2319 b43_calc_nrssi_slope(dev
);
2320 if ((phy
->radio_ver
== 0x2050) && (phy
->radio_rev
== 8)) {
2321 u8 old_chan
= phy
->channel
;
2323 /* VCO Calibration */
2325 b43_radio_selectchannel(dev
, 1, 0);
2327 b43_radio_selectchannel(dev
, 13, 0);
2328 b43_radio_selectchannel(dev
, old_chan
, 0);
2330 b43_mac_enable(dev
);
2334 static void b43_periodic_every30sec(struct b43_wldev
*dev
)
2336 /* Update device statistics. */
2337 b43_calculate_link_quality(dev
);
2340 static void b43_periodic_every15sec(struct b43_wldev
*dev
)
2342 struct b43_phy
*phy
= &dev
->phy
;
2344 if (phy
->type
== B43_PHYTYPE_G
) {
2345 //TODO: update_aci_moving_average
2346 if (phy
->aci_enable
&& phy
->aci_wlan_automatic
) {
2347 b43_mac_suspend(dev
);
2348 if (!phy
->aci_enable
&& 1 /*TODO: not scanning? */ ) {
2349 if (0 /*TODO: bunch of conditions */ ) {
2350 b43_radio_set_interference_mitigation
2351 (dev
, B43_INTERFMODE_MANUALWLAN
);
2353 } else if (1 /*TODO*/) {
2355 if ((aci_average > 1000) && !(b43_radio_aci_scan(dev))) {
2356 b43_radio_set_interference_mitigation(dev,
2357 B43_INTERFMODE_NONE);
2361 b43_mac_enable(dev
);
2362 } else if (phy
->interfmode
== B43_INTERFMODE_NONWLAN
&&
2364 //TODO: implement rev1 workaround
2367 b43_phy_xmitpower(dev
); //FIXME: unless scanning?
2368 //TODO for APHY (temperature?)
2371 static void do_periodic_work(struct b43_wldev
*dev
)
2375 state
= dev
->periodic_state
;
2377 b43_periodic_every120sec(dev
);
2379 b43_periodic_every60sec(dev
);
2381 b43_periodic_every30sec(dev
);
2382 b43_periodic_every15sec(dev
);
2385 /* Periodic work locking policy:
2386 * The whole periodic work handler is protected by
2387 * wl->mutex. If another lock is needed somewhere in the
2388 * pwork callchain, it's aquired in-place, where it's needed.
2390 static void b43_periodic_work_handler(struct work_struct
*work
)
2392 struct b43_wldev
*dev
= container_of(work
, struct b43_wldev
,
2393 periodic_work
.work
);
2394 struct b43_wl
*wl
= dev
->wl
;
2395 unsigned long delay
;
2397 mutex_lock(&wl
->mutex
);
2399 if (unlikely(b43_status(dev
) != B43_STAT_STARTED
))
2401 if (b43_debug(dev
, B43_DBG_PWORK_STOP
))
2404 do_periodic_work(dev
);
2406 dev
->periodic_state
++;
2408 if (b43_debug(dev
, B43_DBG_PWORK_FAST
))
2409 delay
= msecs_to_jiffies(50);
2411 delay
= round_jiffies_relative(HZ
* 15);
2412 queue_delayed_work(wl
->hw
->workqueue
, &dev
->periodic_work
, delay
);
2414 mutex_unlock(&wl
->mutex
);
2417 static void b43_periodic_tasks_setup(struct b43_wldev
*dev
)
2419 struct delayed_work
*work
= &dev
->periodic_work
;
2421 dev
->periodic_state
= 0;
2422 INIT_DELAYED_WORK(work
, b43_periodic_work_handler
);
2423 queue_delayed_work(dev
->wl
->hw
->workqueue
, work
, 0);
2426 /* Validate access to the chip (SHM) */
2427 static int b43_validate_chipaccess(struct b43_wldev
*dev
)
2432 shm_backup
= b43_shm_read32(dev
, B43_SHM_SHARED
, 0);
2433 b43_shm_write32(dev
, B43_SHM_SHARED
, 0, 0xAA5555AA);
2434 if (b43_shm_read32(dev
, B43_SHM_SHARED
, 0) != 0xAA5555AA)
2436 b43_shm_write32(dev
, B43_SHM_SHARED
, 0, 0x55AAAA55);
2437 if (b43_shm_read32(dev
, B43_SHM_SHARED
, 0) != 0x55AAAA55)
2439 b43_shm_write32(dev
, B43_SHM_SHARED
, 0, shm_backup
);
2441 value
= b43_read32(dev
, B43_MMIO_MACCTL
);
2442 if ((value
| B43_MACCTL_GMODE
) !=
2443 (B43_MACCTL_GMODE
| B43_MACCTL_IHR_ENABLED
))
2446 value
= b43_read32(dev
, B43_MMIO_GEN_IRQ_REASON
);
2452 b43err(dev
->wl
, "Failed to validate the chipaccess\n");
2456 static void b43_security_init(struct b43_wldev
*dev
)
2458 dev
->max_nr_keys
= (dev
->dev
->id
.revision
>= 5) ? 58 : 20;
2459 B43_WARN_ON(dev
->max_nr_keys
> ARRAY_SIZE(dev
->key
));
2460 dev
->ktp
= b43_shm_read16(dev
, B43_SHM_SHARED
, B43_SHM_SH_KTP
);
2461 /* KTP is a word address, but we address SHM bytewise.
2462 * So multiply by two.
2465 if (dev
->dev
->id
.revision
>= 5) {
2466 /* Number of RCMTA address slots */
2467 b43_write16(dev
, B43_MMIO_RCMTA_COUNT
, dev
->max_nr_keys
- 8);
2469 b43_clear_keys(dev
);
2472 static int b43_rng_read(struct hwrng
*rng
, u32
* data
)
2474 struct b43_wl
*wl
= (struct b43_wl
*)rng
->priv
;
2475 unsigned long flags
;
2477 /* Don't take wl->mutex here, as it could deadlock with
2478 * hwrng internal locking. It's not needed to take
2479 * wl->mutex here, anyway. */
2481 spin_lock_irqsave(&wl
->irq_lock
, flags
);
2482 *data
= b43_read16(wl
->current_dev
, B43_MMIO_RNG
);
2483 spin_unlock_irqrestore(&wl
->irq_lock
, flags
);
2485 return (sizeof(u16
));
2488 static void b43_rng_exit(struct b43_wl
*wl
)
2490 if (wl
->rng_initialized
)
2491 hwrng_unregister(&wl
->rng
);
2494 static int b43_rng_init(struct b43_wl
*wl
)
2498 snprintf(wl
->rng_name
, ARRAY_SIZE(wl
->rng_name
),
2499 "%s_%s", KBUILD_MODNAME
, wiphy_name(wl
->hw
->wiphy
));
2500 wl
->rng
.name
= wl
->rng_name
;
2501 wl
->rng
.data_read
= b43_rng_read
;
2502 wl
->rng
.priv
= (unsigned long)wl
;
2503 wl
->rng_initialized
= 1;
2504 err
= hwrng_register(&wl
->rng
);
2506 wl
->rng_initialized
= 0;
2507 b43err(wl
, "Failed to register the random "
2508 "number generator (%d)\n", err
);
2514 static int b43_tx(struct ieee80211_hw
*hw
,
2515 struct sk_buff
*skb
, struct ieee80211_tx_control
*ctl
)
2517 struct b43_wl
*wl
= hw_to_b43_wl(hw
);
2518 struct b43_wldev
*dev
= wl
->current_dev
;
2520 unsigned long flags
;
2524 if (unlikely(b43_status(dev
) < B43_STAT_STARTED
))
2526 /* DMA-TX is done without a global lock. */
2527 if (b43_using_pio(dev
)) {
2528 spin_lock_irqsave(&wl
->irq_lock
, flags
);
2529 err
= b43_pio_tx(dev
, skb
, ctl
);
2530 spin_unlock_irqrestore(&wl
->irq_lock
, flags
);
2532 err
= b43_dma_tx(dev
, skb
, ctl
);
2535 return NETDEV_TX_BUSY
;
2536 return NETDEV_TX_OK
;
2539 static int b43_conf_tx(struct ieee80211_hw
*hw
,
2541 const struct ieee80211_tx_queue_params
*params
)
2546 static int b43_get_tx_stats(struct ieee80211_hw
*hw
,
2547 struct ieee80211_tx_queue_stats
*stats
)
2549 struct b43_wl
*wl
= hw_to_b43_wl(hw
);
2550 struct b43_wldev
*dev
= wl
->current_dev
;
2551 unsigned long flags
;
2556 spin_lock_irqsave(&wl
->irq_lock
, flags
);
2557 if (likely(b43_status(dev
) >= B43_STAT_STARTED
)) {
2558 if (b43_using_pio(dev
))
2559 b43_pio_get_tx_stats(dev
, stats
);
2561 b43_dma_get_tx_stats(dev
, stats
);
2564 spin_unlock_irqrestore(&wl
->irq_lock
, flags
);
2569 static int b43_get_stats(struct ieee80211_hw
*hw
,
2570 struct ieee80211_low_level_stats
*stats
)
2572 struct b43_wl
*wl
= hw_to_b43_wl(hw
);
2573 unsigned long flags
;
2575 spin_lock_irqsave(&wl
->irq_lock
, flags
);
2576 memcpy(stats
, &wl
->ieee_stats
, sizeof(*stats
));
2577 spin_unlock_irqrestore(&wl
->irq_lock
, flags
);
2582 static const char *phymode_to_string(unsigned int phymode
)
2597 static int find_wldev_for_phymode(struct b43_wl
*wl
,
2598 unsigned int phymode
,
2599 struct b43_wldev
**dev
, bool * gmode
)
2601 struct b43_wldev
*d
;
2603 list_for_each_entry(d
, &wl
->devlist
, list
) {
2604 if (d
->phy
.possible_phymodes
& phymode
) {
2605 /* Ok, this device supports the PHY-mode.
2606 * Now figure out how the gmode bit has to be
2607 * set to support it. */
2608 if (phymode
== B43_PHYMODE_A
)
2621 static void b43_put_phy_into_reset(struct b43_wldev
*dev
)
2623 struct ssb_device
*sdev
= dev
->dev
;
2626 tmslow
= ssb_read32(sdev
, SSB_TMSLOW
);
2627 tmslow
&= ~B43_TMSLOW_GMODE
;
2628 tmslow
|= B43_TMSLOW_PHYRESET
;
2629 tmslow
|= SSB_TMSLOW_FGC
;
2630 ssb_write32(sdev
, SSB_TMSLOW
, tmslow
);
2633 tmslow
= ssb_read32(sdev
, SSB_TMSLOW
);
2634 tmslow
&= ~SSB_TMSLOW_FGC
;
2635 tmslow
|= B43_TMSLOW_PHYRESET
;
2636 ssb_write32(sdev
, SSB_TMSLOW
, tmslow
);
2640 /* Expects wl->mutex locked */
2641 static int b43_switch_phymode(struct b43_wl
*wl
, unsigned int new_mode
)
2643 struct b43_wldev
*up_dev
;
2644 struct b43_wldev
*down_dev
;
2649 err
= find_wldev_for_phymode(wl
, new_mode
, &up_dev
, &gmode
);
2651 b43err(wl
, "Could not find a device for %s-PHY mode\n",
2652 phymode_to_string(new_mode
));
2655 if ((up_dev
== wl
->current_dev
) &&
2656 (!!wl
->current_dev
->phy
.gmode
== !!gmode
)) {
2657 /* This device is already running. */
2660 b43dbg(wl
, "Reconfiguring PHYmode to %s-PHY\n",
2661 phymode_to_string(new_mode
));
2662 down_dev
= wl
->current_dev
;
2664 prev_status
= b43_status(down_dev
);
2665 /* Shutdown the currently running core. */
2666 if (prev_status
>= B43_STAT_STARTED
)
2667 b43_wireless_core_stop(down_dev
);
2668 if (prev_status
>= B43_STAT_INITIALIZED
)
2669 b43_wireless_core_exit(down_dev
);
2671 if (down_dev
!= up_dev
) {
2672 /* We switch to a different core, so we put PHY into
2673 * RESET on the old core. */
2674 b43_put_phy_into_reset(down_dev
);
2677 /* Now start the new core. */
2678 up_dev
->phy
.gmode
= gmode
;
2679 if (prev_status
>= B43_STAT_INITIALIZED
) {
2680 err
= b43_wireless_core_init(up_dev
);
2682 b43err(wl
, "Fatal: Could not initialize device for "
2683 "newly selected %s-PHY mode\n",
2684 phymode_to_string(new_mode
));
2688 if (prev_status
>= B43_STAT_STARTED
) {
2689 err
= b43_wireless_core_start(up_dev
);
2691 b43err(wl
, "Fatal: Coult not start device for "
2692 "newly selected %s-PHY mode\n",
2693 phymode_to_string(new_mode
));
2694 b43_wireless_core_exit(up_dev
);
2698 B43_WARN_ON(b43_status(up_dev
) != prev_status
);
2700 wl
->current_dev
= up_dev
;
2704 /* Whoops, failed to init the new core. No core is operating now. */
2705 wl
->current_dev
= NULL
;
2709 static int b43_antenna_from_ieee80211(u8 antenna
)
2712 case 0: /* default/diversity */
2713 return B43_ANTENNA_DEFAULT
;
2714 case 1: /* Antenna 0 */
2715 return B43_ANTENNA0
;
2716 case 2: /* Antenna 1 */
2717 return B43_ANTENNA1
;
2719 return B43_ANTENNA_DEFAULT
;
2723 static int b43_dev_config(struct ieee80211_hw
*hw
, struct ieee80211_conf
*conf
)
2725 struct b43_wl
*wl
= hw_to_b43_wl(hw
);
2726 struct b43_wldev
*dev
;
2727 struct b43_phy
*phy
;
2728 unsigned long flags
;
2729 unsigned int new_phymode
= 0xFFFF;
2735 antenna_tx
= b43_antenna_from_ieee80211(conf
->antenna_sel_tx
);
2736 antenna_rx
= b43_antenna_from_ieee80211(conf
->antenna_sel_rx
);
2738 mutex_lock(&wl
->mutex
);
2740 /* Switch the PHY mode (if necessary). */
2741 switch (conf
->phymode
) {
2742 case MODE_IEEE80211A
:
2743 new_phymode
= B43_PHYMODE_A
;
2745 case MODE_IEEE80211B
:
2746 new_phymode
= B43_PHYMODE_B
;
2748 case MODE_IEEE80211G
:
2749 new_phymode
= B43_PHYMODE_G
;
2754 err
= b43_switch_phymode(wl
, new_phymode
);
2756 goto out_unlock_mutex
;
2757 dev
= wl
->current_dev
;
2760 /* Disable IRQs while reconfiguring the device.
2761 * This makes it possible to drop the spinlock throughout
2762 * the reconfiguration process. */
2763 spin_lock_irqsave(&wl
->irq_lock
, flags
);
2764 if (b43_status(dev
) < B43_STAT_STARTED
) {
2765 spin_unlock_irqrestore(&wl
->irq_lock
, flags
);
2766 goto out_unlock_mutex
;
2768 savedirqs
= b43_interrupt_disable(dev
, B43_IRQ_ALL
);
2769 spin_unlock_irqrestore(&wl
->irq_lock
, flags
);
2770 b43_synchronize_irq(dev
);
2772 /* Switch to the requested channel.
2773 * The firmware takes care of races with the TX handler. */
2774 if (conf
->channel_val
!= phy
->channel
)
2775 b43_radio_selectchannel(dev
, conf
->channel_val
, 0);
2777 /* Enable/Disable ShortSlot timing. */
2778 if ((!!(conf
->flags
& IEEE80211_CONF_SHORT_SLOT_TIME
)) !=
2780 B43_WARN_ON(phy
->type
!= B43_PHYTYPE_G
);
2781 if (conf
->flags
& IEEE80211_CONF_SHORT_SLOT_TIME
)
2782 b43_short_slot_timing_enable(dev
);
2784 b43_short_slot_timing_disable(dev
);
2787 /* Adjust the desired TX power level. */
2788 if (conf
->power_level
!= 0) {
2789 if (conf
->power_level
!= phy
->power_level
) {
2790 phy
->power_level
= conf
->power_level
;
2791 b43_phy_xmitpower(dev
);
2795 /* Antennas for RX and management frame TX. */
2796 b43_mgmtframe_txantenna(dev
, antenna_tx
);
2797 b43_set_rx_antenna(dev
, antenna_rx
);
2799 /* Update templates for AP mode. */
2800 if (b43_is_mode(wl
, IEEE80211_IF_TYPE_AP
))
2801 b43_set_beacon_int(dev
, conf
->beacon_int
);
2803 if (!!conf
->radio_enabled
!= phy
->radio_on
) {
2804 if (conf
->radio_enabled
) {
2805 b43_radio_turn_on(dev
);
2806 b43info(dev
->wl
, "Radio turned on by software\n");
2807 if (!dev
->radio_hw_enable
) {
2808 b43info(dev
->wl
, "The hardware RF-kill button "
2809 "still turns the radio physically off. "
2810 "Press the button to turn it on.\n");
2813 b43_radio_turn_off(dev
, 0);
2814 b43info(dev
->wl
, "Radio turned off by software\n");
2818 spin_lock_irqsave(&wl
->irq_lock
, flags
);
2819 b43_interrupt_enable(dev
, savedirqs
);
2821 spin_unlock_irqrestore(&wl
->irq_lock
, flags
);
2823 mutex_unlock(&wl
->mutex
);
2828 static int b43_dev_set_key(struct ieee80211_hw
*hw
, enum set_key_cmd cmd
,
2829 const u8
*local_addr
, const u8
*addr
,
2830 struct ieee80211_key_conf
*key
)
2832 struct b43_wl
*wl
= hw_to_b43_wl(hw
);
2833 struct b43_wldev
*dev
= wl
->current_dev
;
2834 unsigned long flags
;
2839 if (modparam_nohwcrypt
)
2840 return -ENOSPC
; /* User disabled HW-crypto */
2846 if (key
->keylen
== 5)
2847 algorithm
= B43_SEC_ALGO_WEP40
;
2849 algorithm
= B43_SEC_ALGO_WEP104
;
2852 algorithm
= B43_SEC_ALGO_TKIP
;
2855 algorithm
= B43_SEC_ALGO_AES
;
2862 index
= (u8
) (key
->keyidx
);
2866 mutex_lock(&wl
->mutex
);
2867 spin_lock_irqsave(&wl
->irq_lock
, flags
);
2869 if (b43_status(dev
) < B43_STAT_INITIALIZED
) {
2876 if (algorithm
== B43_SEC_ALGO_TKIP
) {
2877 /* FIXME: No TKIP hardware encryption for now. */
2882 if (is_broadcast_ether_addr(addr
)) {
2883 /* addr is FF:FF:FF:FF:FF:FF for default keys */
2884 err
= b43_key_write(dev
, index
, algorithm
,
2885 key
->key
, key
->keylen
, NULL
, key
);
2888 * either pairwise key or address is 00:00:00:00:00:00
2889 * for transmit-only keys
2891 err
= b43_key_write(dev
, -1, algorithm
,
2892 key
->key
, key
->keylen
, addr
, key
);
2897 if (algorithm
== B43_SEC_ALGO_WEP40
||
2898 algorithm
== B43_SEC_ALGO_WEP104
) {
2899 b43_hf_write(dev
, b43_hf_read(dev
) | B43_HF_USEDEFKEYS
);
2902 b43_hf_read(dev
) & ~B43_HF_USEDEFKEYS
);
2904 key
->flags
|= IEEE80211_KEY_FLAG_GENERATE_IV
;
2907 err
= b43_key_clear(dev
, key
->hw_key_idx
);
2916 spin_unlock_irqrestore(&wl
->irq_lock
, flags
);
2917 mutex_unlock(&wl
->mutex
);
2920 b43dbg(wl
, "%s hardware based encryption for keyidx: %d, "
2921 "mac: " MAC_FMT
"\n",
2922 cmd
== SET_KEY
? "Using" : "Disabling", key
->keyidx
,
2928 static void b43_configure_filter(struct ieee80211_hw
*hw
,
2929 unsigned int changed
, unsigned int *fflags
,
2930 int mc_count
, struct dev_addr_list
*mc_list
)
2932 struct b43_wl
*wl
= hw_to_b43_wl(hw
);
2933 struct b43_wldev
*dev
= wl
->current_dev
;
2934 unsigned long flags
;
2941 spin_lock_irqsave(&wl
->irq_lock
, flags
);
2942 *fflags
&= FIF_PROMISC_IN_BSS
|
2948 FIF_BCN_PRBRESP_PROMISC
;
2950 changed
&= FIF_PROMISC_IN_BSS
|
2956 FIF_BCN_PRBRESP_PROMISC
;
2958 wl
->filter_flags
= *fflags
;
2960 if (changed
&& b43_status(dev
) >= B43_STAT_INITIALIZED
)
2961 b43_adjust_opmode(dev
);
2962 spin_unlock_irqrestore(&wl
->irq_lock
, flags
);
2965 static int b43_config_interface(struct ieee80211_hw
*hw
,
2966 int if_id
, struct ieee80211_if_conf
*conf
)
2968 struct b43_wl
*wl
= hw_to_b43_wl(hw
);
2969 struct b43_wldev
*dev
= wl
->current_dev
;
2970 unsigned long flags
;
2974 mutex_lock(&wl
->mutex
);
2975 spin_lock_irqsave(&wl
->irq_lock
, flags
);
2976 B43_WARN_ON(wl
->if_id
!= if_id
);
2978 memcpy(wl
->bssid
, conf
->bssid
, ETH_ALEN
);
2980 memset(wl
->bssid
, 0, ETH_ALEN
);
2981 if (b43_status(dev
) >= B43_STAT_INITIALIZED
) {
2982 if (b43_is_mode(wl
, IEEE80211_IF_TYPE_AP
)) {
2983 B43_WARN_ON(conf
->type
!= IEEE80211_IF_TYPE_AP
);
2984 b43_set_ssid(dev
, conf
->ssid
, conf
->ssid_len
);
2986 b43_refresh_templates(dev
, conf
->beacon
);
2988 b43_write_mac_bssid_templates(dev
);
2990 spin_unlock_irqrestore(&wl
->irq_lock
, flags
);
2991 mutex_unlock(&wl
->mutex
);
2996 /* Locking: wl->mutex */
2997 static void b43_wireless_core_stop(struct b43_wldev
*dev
)
2999 struct b43_wl
*wl
= dev
->wl
;
3000 unsigned long flags
;
3002 if (b43_status(dev
) < B43_STAT_STARTED
)
3004 b43_set_status(dev
, B43_STAT_INITIALIZED
);
3006 mutex_unlock(&wl
->mutex
);
3007 /* Must unlock as it would otherwise deadlock. No races here.
3008 * Cancel the possibly running self-rearming periodic work. */
3009 cancel_delayed_work_sync(&dev
->periodic_work
);
3010 mutex_lock(&wl
->mutex
);
3012 ieee80211_stop_queues(wl
->hw
); //FIXME this could cause a deadlock, as mac80211 seems buggy.
3014 /* Disable and sync interrupts. */
3015 spin_lock_irqsave(&wl
->irq_lock
, flags
);
3016 dev
->irq_savedstate
= b43_interrupt_disable(dev
, B43_IRQ_ALL
);
3017 b43_read32(dev
, B43_MMIO_GEN_IRQ_MASK
); /* flush */
3018 spin_unlock_irqrestore(&wl
->irq_lock
, flags
);
3019 b43_synchronize_irq(dev
);
3021 b43_mac_suspend(dev
);
3022 free_irq(dev
->dev
->irq
, dev
);
3023 b43dbg(wl
, "Wireless interface stopped\n");
3026 /* Locking: wl->mutex */
3027 static int b43_wireless_core_start(struct b43_wldev
*dev
)
3031 B43_WARN_ON(b43_status(dev
) != B43_STAT_INITIALIZED
);
3033 drain_txstatus_queue(dev
);
3034 err
= request_irq(dev
->dev
->irq
, b43_interrupt_handler
,
3035 IRQF_SHARED
, KBUILD_MODNAME
, dev
);
3037 b43err(dev
->wl
, "Cannot request IRQ-%d\n", dev
->dev
->irq
);
3041 /* We are ready to run. */
3042 b43_set_status(dev
, B43_STAT_STARTED
);
3044 /* Start data flow (TX/RX). */
3045 b43_mac_enable(dev
);
3046 b43_interrupt_enable(dev
, dev
->irq_savedstate
);
3047 ieee80211_start_queues(dev
->wl
->hw
);
3049 /* Start maintainance work */
3050 b43_periodic_tasks_setup(dev
);
3052 b43dbg(dev
->wl
, "Wireless interface started\n");
3057 /* Get PHY and RADIO versioning numbers */
3058 static int b43_phy_versioning(struct b43_wldev
*dev
)
3060 struct b43_phy
*phy
= &dev
->phy
;
3068 int unsupported
= 0;
3070 /* Get PHY versioning */
3071 tmp
= b43_read16(dev
, B43_MMIO_PHY_VER
);
3072 analog_type
= (tmp
& B43_PHYVER_ANALOG
) >> B43_PHYVER_ANALOG_SHIFT
;
3073 phy_type
= (tmp
& B43_PHYVER_TYPE
) >> B43_PHYVER_TYPE_SHIFT
;
3074 phy_rev
= (tmp
& B43_PHYVER_VERSION
);
3081 if (phy_rev
!= 2 && phy_rev
!= 4 && phy_rev
!= 6
3093 b43err(dev
->wl
, "FOUND UNSUPPORTED PHY "
3094 "(Analog %u, Type %u, Revision %u)\n",
3095 analog_type
, phy_type
, phy_rev
);
3098 b43dbg(dev
->wl
, "Found PHY: Analog %u, Type %u, Revision %u\n",
3099 analog_type
, phy_type
, phy_rev
);
3101 /* Get RADIO versioning */
3102 if (dev
->dev
->bus
->chip_id
== 0x4317) {
3103 if (dev
->dev
->bus
->chip_rev
== 0)
3105 else if (dev
->dev
->bus
->chip_rev
== 1)
3110 b43_write16(dev
, B43_MMIO_RADIO_CONTROL
, B43_RADIOCTL_ID
);
3111 tmp
= b43_read16(dev
, B43_MMIO_RADIO_DATA_HIGH
);
3113 b43_write16(dev
, B43_MMIO_RADIO_CONTROL
, B43_RADIOCTL_ID
);
3114 tmp
|= b43_read16(dev
, B43_MMIO_RADIO_DATA_LOW
);
3116 radio_manuf
= (tmp
& 0x00000FFF);
3117 radio_ver
= (tmp
& 0x0FFFF000) >> 12;
3118 radio_rev
= (tmp
& 0xF0000000) >> 28;
3121 if (radio_ver
!= 0x2060)
3125 if (radio_manuf
!= 0x17F)
3129 if ((radio_ver
& 0xFFF0) != 0x2050)
3133 if (radio_ver
!= 0x2050)
3140 b43err(dev
->wl
, "FOUND UNSUPPORTED RADIO "
3141 "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
3142 radio_manuf
, radio_ver
, radio_rev
);
3145 b43dbg(dev
->wl
, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
3146 radio_manuf
, radio_ver
, radio_rev
);
3148 phy
->radio_manuf
= radio_manuf
;
3149 phy
->radio_ver
= radio_ver
;
3150 phy
->radio_rev
= radio_rev
;
3152 phy
->analog
= analog_type
;
3153 phy
->type
= phy_type
;
3159 static void setup_struct_phy_for_init(struct b43_wldev
*dev
,
3160 struct b43_phy
*phy
)
3162 struct b43_txpower_lo_control
*lo
;
3165 memset(phy
->minlowsig
, 0xFF, sizeof(phy
->minlowsig
));
3166 memset(phy
->minlowsigpos
, 0, sizeof(phy
->minlowsigpos
));
3171 phy
->aci_enable
= 0;
3172 phy
->aci_wlan_automatic
= 0;
3173 phy
->aci_hw_rssi
= 0;
3175 phy
->radio_off_context
.valid
= 0;
3177 lo
= phy
->lo_control
;
3179 memset(lo
, 0, sizeof(*(phy
->lo_control
)));
3183 phy
->max_lb_gain
= 0;
3184 phy
->trsw_rx_gain
= 0;
3185 phy
->txpwr_offset
= 0;
3188 phy
->nrssislope
= 0;
3189 for (i
= 0; i
< ARRAY_SIZE(phy
->nrssi
); i
++)
3190 phy
->nrssi
[i
] = -1000;
3191 for (i
= 0; i
< ARRAY_SIZE(phy
->nrssi_lt
); i
++)
3192 phy
->nrssi_lt
[i
] = i
;
3194 phy
->lofcal
= 0xFFFF;
3195 phy
->initval
= 0xFFFF;
3197 spin_lock_init(&phy
->lock
);
3198 phy
->interfmode
= B43_INTERFMODE_NONE
;
3199 phy
->channel
= 0xFF;
3201 phy
->hardware_power_control
= !!modparam_hwpctl
;
3204 static void setup_struct_wldev_for_init(struct b43_wldev
*dev
)
3207 dev
->reg124_set_0x4
= 0;
3208 /* Assume the radio is enabled. If it's not enabled, the state will
3209 * immediately get fixed on the first periodic work run. */
3210 dev
->radio_hw_enable
= 1;
3213 memset(&dev
->stats
, 0, sizeof(dev
->stats
));
3215 setup_struct_phy_for_init(dev
, &dev
->phy
);
3217 /* IRQ related flags */
3218 dev
->irq_reason
= 0;
3219 memset(dev
->dma_reason
, 0, sizeof(dev
->dma_reason
));
3220 dev
->irq_savedstate
= B43_IRQ_MASKTEMPLATE
;
3222 dev
->mac_suspended
= 1;
3224 /* Noise calculation context */
3225 memset(&dev
->noisecalc
, 0, sizeof(dev
->noisecalc
));
3228 static void b43_bluetooth_coext_enable(struct b43_wldev
*dev
)
3230 struct ssb_sprom
*sprom
= &dev
->dev
->bus
->sprom
;
3233 if (!(sprom
->r1
.boardflags_lo
& B43_BFL_BTCOEXIST
))
3235 if (dev
->phy
.type
!= B43_PHYTYPE_B
&& !dev
->phy
.gmode
)
3238 hf
= b43_hf_read(dev
);
3239 if (sprom
->r1
.boardflags_lo
& B43_BFL_BTCMOD
)
3240 hf
|= B43_HF_BTCOEXALT
;
3242 hf
|= B43_HF_BTCOEX
;
3243 b43_hf_write(dev
, hf
);
3247 static void b43_bluetooth_coext_disable(struct b43_wldev
*dev
)
3251 static void b43_imcfglo_timeouts_workaround(struct b43_wldev
*dev
)
3253 #ifdef CONFIG_SSB_DRIVER_PCICORE
3254 struct ssb_bus
*bus
= dev
->dev
->bus
;
3257 if (bus
->pcicore
.dev
&&
3258 bus
->pcicore
.dev
->id
.coreid
== SSB_DEV_PCI
&&
3259 bus
->pcicore
.dev
->id
.revision
<= 5) {
3260 /* IMCFGLO timeouts workaround. */
3261 tmp
= ssb_read32(dev
->dev
, SSB_IMCFGLO
);
3262 tmp
&= ~SSB_IMCFGLO_REQTO
;
3263 tmp
&= ~SSB_IMCFGLO_SERTO
;
3264 switch (bus
->bustype
) {
3265 case SSB_BUSTYPE_PCI
:
3266 case SSB_BUSTYPE_PCMCIA
:
3269 case SSB_BUSTYPE_SSB
:
3273 ssb_write32(dev
->dev
, SSB_IMCFGLO
, tmp
);
3275 #endif /* CONFIG_SSB_DRIVER_PCICORE */
3278 /* Shutdown a wireless core */
3279 /* Locking: wl->mutex */
3280 static void b43_wireless_core_exit(struct b43_wldev
*dev
)
3282 struct b43_phy
*phy
= &dev
->phy
;
3284 B43_WARN_ON(b43_status(dev
) > B43_STAT_INITIALIZED
);
3285 if (b43_status(dev
) != B43_STAT_INITIALIZED
)
3287 b43_set_status(dev
, B43_STAT_UNINIT
);
3289 mutex_unlock(&dev
->wl
->mutex
);
3290 b43_rfkill_exit(dev
);
3291 mutex_lock(&dev
->wl
->mutex
);
3293 b43_rng_exit(dev
->wl
);
3297 b43_radio_turn_off(dev
, 1);
3298 b43_switch_analog(dev
, 0);
3299 if (phy
->dyn_tssi_tbl
)
3300 kfree(phy
->tssi2dbm
);
3301 kfree(phy
->lo_control
);
3302 phy
->lo_control
= NULL
;
3303 ssb_device_disable(dev
->dev
, 0);
3304 ssb_bus_may_powerdown(dev
->dev
->bus
);
3307 /* Initialize a wireless core */
3308 static int b43_wireless_core_init(struct b43_wldev
*dev
)
3310 struct b43_wl
*wl
= dev
->wl
;
3311 struct ssb_bus
*bus
= dev
->dev
->bus
;
3312 struct ssb_sprom
*sprom
= &bus
->sprom
;
3313 struct b43_phy
*phy
= &dev
->phy
;
3317 B43_WARN_ON(b43_status(dev
) != B43_STAT_UNINIT
);
3319 err
= ssb_bus_powerup(bus
, 0);
3322 if (!ssb_device_is_enabled(dev
->dev
)) {
3323 tmp
= phy
->gmode
? B43_TMSLOW_GMODE
: 0;
3324 b43_wireless_core_reset(dev
, tmp
);
3327 if ((phy
->type
== B43_PHYTYPE_B
) || (phy
->type
== B43_PHYTYPE_G
)) {
3329 kzalloc(sizeof(*(phy
->lo_control
)), GFP_KERNEL
);
3330 if (!phy
->lo_control
) {
3335 setup_struct_wldev_for_init(dev
);
3337 err
= b43_phy_init_tssi2dbm_table(dev
);
3339 goto err_kfree_lo_control
;
3341 /* Enable IRQ routing to this device. */
3342 ssb_pcicore_dev_irqvecs_enable(&bus
->pcicore
, dev
->dev
);
3344 b43_imcfglo_timeouts_workaround(dev
);
3345 b43_bluetooth_coext_disable(dev
);
3346 b43_phy_early_init(dev
);
3347 err
= b43_chip_init(dev
);
3349 goto err_kfree_tssitbl
;
3350 b43_shm_write16(dev
, B43_SHM_SHARED
,
3351 B43_SHM_SH_WLCOREREV
, dev
->dev
->id
.revision
);
3352 hf
= b43_hf_read(dev
);
3353 if (phy
->type
== B43_PHYTYPE_G
) {
3357 if (sprom
->r1
.boardflags_lo
& B43_BFL_PACTRL
)
3358 hf
|= B43_HF_OFDMPABOOST
;
3359 } else if (phy
->type
== B43_PHYTYPE_B
) {
3361 if (phy
->rev
>= 2 && phy
->radio_ver
== 0x2050)
3364 b43_hf_write(dev
, hf
);
3366 /* Short/Long Retry Limit.
3367 * The retry-limit is a 4-bit counter. Enforce this to avoid overflowing
3368 * the chip-internal counter.
3370 tmp
= limit_value(modparam_short_retry
, 0, 0xF);
3371 b43_shm_write16(dev
, B43_SHM_SCRATCH
, B43_SHM_SC_SRLIMIT
, tmp
);
3372 tmp
= limit_value(modparam_long_retry
, 0, 0xF);
3373 b43_shm_write16(dev
, B43_SHM_SCRATCH
, B43_SHM_SC_LRLIMIT
, tmp
);
3375 b43_shm_write16(dev
, B43_SHM_SHARED
, B43_SHM_SH_SFFBLIM
, 3);
3376 b43_shm_write16(dev
, B43_SHM_SHARED
, B43_SHM_SH_LFFBLIM
, 2);
3378 /* Disable sending probe responses from firmware.
3379 * Setting the MaxTime to one usec will always trigger
3380 * a timeout, so we never send any probe resp.
3381 * A timeout of zero is infinite. */
3382 b43_shm_write16(dev
, B43_SHM_SHARED
, B43_SHM_SH_PRMAXTIME
, 1);
3384 b43_rate_memory_init(dev
);
3386 /* Minimum Contention Window */
3387 if (phy
->type
== B43_PHYTYPE_B
) {
3388 b43_shm_write16(dev
, B43_SHM_SCRATCH
, B43_SHM_SC_MINCONT
, 0x1F);
3390 b43_shm_write16(dev
, B43_SHM_SCRATCH
, B43_SHM_SC_MINCONT
, 0xF);
3392 /* Maximum Contention Window */
3393 b43_shm_write16(dev
, B43_SHM_SCRATCH
, B43_SHM_SC_MAXCONT
, 0x3FF);
3396 if (b43_using_pio(dev
)) {
3397 err
= b43_pio_init(dev
);
3399 err
= b43_dma_init(dev
);
3403 } while (err
== -EAGAIN
);
3409 b43_write16(dev
, 0x0612, 0x0050);
3410 b43_shm_write16(dev
, B43_SHM_SHARED
, 0x0416, 0x0050);
3411 b43_shm_write16(dev
, B43_SHM_SHARED
, 0x0414, 0x01F4);
3414 b43_bluetooth_coext_enable(dev
);
3416 ssb_bus_powerup(bus
, 1); /* Enable dynamic PCTL */
3417 memset(wl
->bssid
, 0, ETH_ALEN
);
3418 memset(wl
->mac_addr
, 0, ETH_ALEN
);
3419 b43_upload_card_macaddress(dev
);
3420 b43_security_init(dev
);
3421 b43_rfkill_init(dev
);
3424 b43_set_status(dev
, B43_STAT_INITIALIZED
);
3432 if (phy
->dyn_tssi_tbl
)
3433 kfree(phy
->tssi2dbm
);
3434 err_kfree_lo_control
:
3435 kfree(phy
->lo_control
);
3436 phy
->lo_control
= NULL
;
3438 ssb_bus_may_powerdown(bus
);
3439 B43_WARN_ON(b43_status(dev
) != B43_STAT_UNINIT
);
3443 static int b43_add_interface(struct ieee80211_hw
*hw
,
3444 struct ieee80211_if_init_conf
*conf
)
3446 struct b43_wl
*wl
= hw_to_b43_wl(hw
);
3447 struct b43_wldev
*dev
;
3448 unsigned long flags
;
3449 int err
= -EOPNOTSUPP
;
3451 /* TODO: allow WDS/AP devices to coexist */
3453 if (conf
->type
!= IEEE80211_IF_TYPE_AP
&&
3454 conf
->type
!= IEEE80211_IF_TYPE_STA
&&
3455 conf
->type
!= IEEE80211_IF_TYPE_WDS
&&
3456 conf
->type
!= IEEE80211_IF_TYPE_IBSS
)
3459 mutex_lock(&wl
->mutex
);
3461 goto out_mutex_unlock
;
3463 b43dbg(wl
, "Adding Interface type %d\n", conf
->type
);
3465 dev
= wl
->current_dev
;
3467 wl
->if_id
= conf
->if_id
;
3468 wl
->if_type
= conf
->type
;
3469 memcpy(wl
->mac_addr
, conf
->mac_addr
, ETH_ALEN
);
3471 spin_lock_irqsave(&wl
->irq_lock
, flags
);
3472 b43_adjust_opmode(dev
);
3473 b43_upload_card_macaddress(dev
);
3474 spin_unlock_irqrestore(&wl
->irq_lock
, flags
);
3478 mutex_unlock(&wl
->mutex
);
3483 static void b43_remove_interface(struct ieee80211_hw
*hw
,
3484 struct ieee80211_if_init_conf
*conf
)
3486 struct b43_wl
*wl
= hw_to_b43_wl(hw
);
3487 struct b43_wldev
*dev
= wl
->current_dev
;
3488 unsigned long flags
;
3490 b43dbg(wl
, "Removing Interface type %d\n", conf
->type
);
3492 mutex_lock(&wl
->mutex
);
3494 B43_WARN_ON(!wl
->operating
);
3495 B43_WARN_ON(wl
->if_id
!= conf
->if_id
);
3499 spin_lock_irqsave(&wl
->irq_lock
, flags
);
3500 b43_adjust_opmode(dev
);
3501 memset(wl
->mac_addr
, 0, ETH_ALEN
);
3502 b43_upload_card_macaddress(dev
);
3503 spin_unlock_irqrestore(&wl
->irq_lock
, flags
);
3505 mutex_unlock(&wl
->mutex
);
3508 static int b43_start(struct ieee80211_hw
*hw
)
3510 struct b43_wl
*wl
= hw_to_b43_wl(hw
);
3511 struct b43_wldev
*dev
= wl
->current_dev
;
3515 mutex_lock(&wl
->mutex
);
3517 if (b43_status(dev
) < B43_STAT_INITIALIZED
) {
3518 err
= b43_wireless_core_init(dev
);
3520 goto out_mutex_unlock
;
3524 if (b43_status(dev
) < B43_STAT_STARTED
) {
3525 err
= b43_wireless_core_start(dev
);
3528 b43_wireless_core_exit(dev
);
3529 goto out_mutex_unlock
;
3534 mutex_unlock(&wl
->mutex
);
3539 static void b43_stop(struct ieee80211_hw
*hw
)
3541 struct b43_wl
*wl
= hw_to_b43_wl(hw
);
3542 struct b43_wldev
*dev
= wl
->current_dev
;
3544 mutex_lock(&wl
->mutex
);
3545 if (b43_status(dev
) >= B43_STAT_STARTED
)
3546 b43_wireless_core_stop(dev
);
3547 b43_wireless_core_exit(dev
);
3548 mutex_unlock(&wl
->mutex
);
3551 static const struct ieee80211_ops b43_hw_ops
= {
3553 .conf_tx
= b43_conf_tx
,
3554 .add_interface
= b43_add_interface
,
3555 .remove_interface
= b43_remove_interface
,
3556 .config
= b43_dev_config
,
3557 .config_interface
= b43_config_interface
,
3558 .configure_filter
= b43_configure_filter
,
3559 .set_key
= b43_dev_set_key
,
3560 .get_stats
= b43_get_stats
,
3561 .get_tx_stats
= b43_get_tx_stats
,
3566 /* Hard-reset the chip. Do not call this directly.
3567 * Use b43_controller_restart()
3569 static void b43_chip_reset(struct work_struct
*work
)
3571 struct b43_wldev
*dev
=
3572 container_of(work
, struct b43_wldev
, restart_work
);
3573 struct b43_wl
*wl
= dev
->wl
;
3577 mutex_lock(&wl
->mutex
);
3579 prev_status
= b43_status(dev
);
3580 /* Bring the device down... */
3581 if (prev_status
>= B43_STAT_STARTED
)
3582 b43_wireless_core_stop(dev
);
3583 if (prev_status
>= B43_STAT_INITIALIZED
)
3584 b43_wireless_core_exit(dev
);
3586 /* ...and up again. */
3587 if (prev_status
>= B43_STAT_INITIALIZED
) {
3588 err
= b43_wireless_core_init(dev
);
3592 if (prev_status
>= B43_STAT_STARTED
) {
3593 err
= b43_wireless_core_start(dev
);
3595 b43_wireless_core_exit(dev
);
3600 mutex_unlock(&wl
->mutex
);
3602 b43err(wl
, "Controller restart FAILED\n");
3604 b43info(wl
, "Controller restarted\n");
3607 static int b43_setup_modes(struct b43_wldev
*dev
,
3608 int have_aphy
, int have_bphy
, int have_gphy
)
3610 struct ieee80211_hw
*hw
= dev
->wl
->hw
;
3611 struct ieee80211_hw_mode
*mode
;
3612 struct b43_phy
*phy
= &dev
->phy
;
3616 /*FIXME: Don't tell ieee80211 about an A-PHY, because we currently don't support A-PHY. */
3619 phy
->possible_phymodes
= 0;
3622 B43_WARN_ON(cnt
>= B43_MAX_PHYHWMODES
);
3623 mode
= &phy
->hwmodes
[cnt
];
3625 mode
->mode
= MODE_IEEE80211A
;
3626 mode
->num_channels
= b43_a_chantable_size
;
3627 mode
->channels
= b43_a_chantable
;
3628 mode
->num_rates
= b43_a_ratetable_size
;
3629 mode
->rates
= b43_a_ratetable
;
3630 err
= ieee80211_register_hwmode(hw
, mode
);
3634 phy
->possible_phymodes
|= B43_PHYMODE_A
;
3639 B43_WARN_ON(cnt
>= B43_MAX_PHYHWMODES
);
3640 mode
= &phy
->hwmodes
[cnt
];
3642 mode
->mode
= MODE_IEEE80211B
;
3643 mode
->num_channels
= b43_bg_chantable_size
;
3644 mode
->channels
= b43_bg_chantable
;
3645 mode
->num_rates
= b43_b_ratetable_size
;
3646 mode
->rates
= b43_b_ratetable
;
3647 err
= ieee80211_register_hwmode(hw
, mode
);
3651 phy
->possible_phymodes
|= B43_PHYMODE_B
;
3656 B43_WARN_ON(cnt
>= B43_MAX_PHYHWMODES
);
3657 mode
= &phy
->hwmodes
[cnt
];
3659 mode
->mode
= MODE_IEEE80211G
;
3660 mode
->num_channels
= b43_bg_chantable_size
;
3661 mode
->channels
= b43_bg_chantable
;
3662 mode
->num_rates
= b43_g_ratetable_size
;
3663 mode
->rates
= b43_g_ratetable
;
3664 err
= ieee80211_register_hwmode(hw
, mode
);
3668 phy
->possible_phymodes
|= B43_PHYMODE_G
;
3678 static void b43_wireless_core_detach(struct b43_wldev
*dev
)
3680 b43_rfkill_free(dev
);
3681 /* We release firmware that late to not be required to re-request
3682 * is all the time when we reinit the core. */
3683 b43_release_firmware(dev
);
3686 static int b43_wireless_core_attach(struct b43_wldev
*dev
)
3688 struct b43_wl
*wl
= dev
->wl
;
3689 struct ssb_bus
*bus
= dev
->dev
->bus
;
3690 struct pci_dev
*pdev
= bus
->host_pci
;
3692 int have_aphy
= 0, have_bphy
= 0, have_gphy
= 0;
3695 /* Do NOT do any device initialization here.
3696 * Do it in wireless_core_init() instead.
3697 * This function is for gathering basic information about the HW, only.
3698 * Also some structs may be set up here. But most likely you want to have
3699 * that in core_init(), too.
3702 err
= ssb_bus_powerup(bus
, 0);
3704 b43err(wl
, "Bus powerup failed\n");
3707 /* Get the PHY type. */
3708 if (dev
->dev
->id
.revision
>= 5) {
3711 tmshigh
= ssb_read32(dev
->dev
, SSB_TMSHIGH
);
3712 have_aphy
= !!(tmshigh
& B43_TMSHIGH_APHY
);
3713 have_gphy
= !!(tmshigh
& B43_TMSHIGH_GPHY
);
3714 if (!have_aphy
&& !have_gphy
)
3716 } else if (dev
->dev
->id
.revision
== 4) {
3722 dev
->phy
.gmode
= (have_gphy
|| have_bphy
);
3723 tmp
= dev
->phy
.gmode
? B43_TMSLOW_GMODE
: 0;
3724 b43_wireless_core_reset(dev
, tmp
);
3726 err
= b43_phy_versioning(dev
);
3729 /* Check if this device supports multiband. */
3731 (pdev
->device
!= 0x4312 &&
3732 pdev
->device
!= 0x4319 && pdev
->device
!= 0x4324)) {
3733 /* No multiband support. */
3737 switch (dev
->phy
.type
) {
3751 dev
->phy
.gmode
= (have_gphy
|| have_bphy
);
3752 tmp
= dev
->phy
.gmode
? B43_TMSLOW_GMODE
: 0;
3753 b43_wireless_core_reset(dev
, tmp
);
3755 err
= b43_validate_chipaccess(dev
);
3758 err
= b43_setup_modes(dev
, have_aphy
, have_bphy
, have_gphy
);
3762 /* Now set some default "current_dev" */
3763 if (!wl
->current_dev
)
3764 wl
->current_dev
= dev
;
3765 INIT_WORK(&dev
->restart_work
, b43_chip_reset
);
3766 b43_rfkill_alloc(dev
);
3768 b43_radio_turn_off(dev
, 1);
3769 b43_switch_analog(dev
, 0);
3770 ssb_device_disable(dev
->dev
, 0);
3771 ssb_bus_may_powerdown(bus
);
3777 ssb_bus_may_powerdown(bus
);
3781 static void b43_one_core_detach(struct ssb_device
*dev
)
3783 struct b43_wldev
*wldev
;
3786 wldev
= ssb_get_drvdata(dev
);
3788 cancel_work_sync(&wldev
->restart_work
);
3789 b43_debugfs_remove_device(wldev
);
3790 b43_wireless_core_detach(wldev
);
3791 list_del(&wldev
->list
);
3793 ssb_set_drvdata(dev
, NULL
);
3797 static int b43_one_core_attach(struct ssb_device
*dev
, struct b43_wl
*wl
)
3799 struct b43_wldev
*wldev
;
3800 struct pci_dev
*pdev
;
3803 if (!list_empty(&wl
->devlist
)) {
3804 /* We are not the first core on this chip. */
3805 pdev
= dev
->bus
->host_pci
;
3806 /* Only special chips support more than one wireless
3807 * core, although some of the other chips have more than
3808 * one wireless core as well. Check for this and
3812 ((pdev
->device
!= 0x4321) &&
3813 (pdev
->device
!= 0x4313) && (pdev
->device
!= 0x431A))) {
3814 b43dbg(wl
, "Ignoring unconnected 802.11 core\n");
3819 wldev
= kzalloc(sizeof(*wldev
), GFP_KERNEL
);
3825 b43_set_status(wldev
, B43_STAT_UNINIT
);
3826 wldev
->bad_frames_preempt
= modparam_bad_frames_preempt
;
3827 tasklet_init(&wldev
->isr_tasklet
,
3828 (void (*)(unsigned long))b43_interrupt_tasklet
,
3829 (unsigned long)wldev
);
3831 wldev
->__using_pio
= 1;
3832 INIT_LIST_HEAD(&wldev
->list
);
3834 err
= b43_wireless_core_attach(wldev
);
3836 goto err_kfree_wldev
;
3838 list_add(&wldev
->list
, &wl
->devlist
);
3840 ssb_set_drvdata(dev
, wldev
);
3841 b43_debugfs_add_device(wldev
);
3851 static void b43_sprom_fixup(struct ssb_bus
*bus
)
3853 /* boardflags workarounds */
3854 if (bus
->boardinfo
.vendor
== SSB_BOARDVENDOR_DELL
&&
3855 bus
->chip_id
== 0x4301 && bus
->boardinfo
.rev
== 0x74)
3856 bus
->sprom
.r1
.boardflags_lo
|= B43_BFL_BTCOEXIST
;
3857 if (bus
->boardinfo
.vendor
== PCI_VENDOR_ID_APPLE
&&
3858 bus
->boardinfo
.type
== 0x4E && bus
->boardinfo
.rev
> 0x40)
3859 bus
->sprom
.r1
.boardflags_lo
|= B43_BFL_PACTRL
;
3861 /* Handle case when gain is not set in sprom */
3862 if (bus
->sprom
.r1
.antenna_gain_a
== 0xFF)
3863 bus
->sprom
.r1
.antenna_gain_a
= 2;
3864 if (bus
->sprom
.r1
.antenna_gain_bg
== 0xFF)
3865 bus
->sprom
.r1
.antenna_gain_bg
= 2;
3867 /* Convert Antennagain values to Q5.2 */
3868 bus
->sprom
.r1
.antenna_gain_a
<<= 2;
3869 bus
->sprom
.r1
.antenna_gain_bg
<<= 2;
3872 static void b43_wireless_exit(struct ssb_device
*dev
, struct b43_wl
*wl
)
3874 struct ieee80211_hw
*hw
= wl
->hw
;
3876 ssb_set_devtypedata(dev
, NULL
);
3877 ieee80211_free_hw(hw
);
3880 static int b43_wireless_init(struct ssb_device
*dev
)
3882 struct ssb_sprom
*sprom
= &dev
->bus
->sprom
;
3883 struct ieee80211_hw
*hw
;
3887 b43_sprom_fixup(dev
->bus
);
3889 hw
= ieee80211_alloc_hw(sizeof(*wl
), &b43_hw_ops
);
3891 b43err(NULL
, "Could not allocate ieee80211 device\n");
3896 hw
->flags
= IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE
;
3897 hw
->max_signal
= 100;
3898 hw
->max_rssi
= -110;
3899 hw
->max_noise
= -110;
3900 hw
->queues
= 1; /* FIXME: hardware has more queues */
3901 SET_IEEE80211_DEV(hw
, dev
->dev
);
3902 if (is_valid_ether_addr(sprom
->r1
.et1mac
))
3903 SET_IEEE80211_PERM_ADDR(hw
, sprom
->r1
.et1mac
);
3905 SET_IEEE80211_PERM_ADDR(hw
, sprom
->r1
.il0mac
);
3907 /* Get and initialize struct b43_wl */
3908 wl
= hw_to_b43_wl(hw
);
3909 memset(wl
, 0, sizeof(*wl
));
3911 spin_lock_init(&wl
->irq_lock
);
3912 spin_lock_init(&wl
->leds_lock
);
3913 mutex_init(&wl
->mutex
);
3914 INIT_LIST_HEAD(&wl
->devlist
);
3916 ssb_set_devtypedata(dev
, wl
);
3917 b43info(wl
, "Broadcom %04X WLAN found\n", dev
->bus
->chip_id
);
3923 static int b43_probe(struct ssb_device
*dev
, const struct ssb_device_id
*id
)
3929 wl
= ssb_get_devtypedata(dev
);
3931 /* Probing the first core. Must setup common struct b43_wl */
3933 err
= b43_wireless_init(dev
);
3936 wl
= ssb_get_devtypedata(dev
);
3939 err
= b43_one_core_attach(dev
, wl
);
3941 goto err_wireless_exit
;
3944 err
= ieee80211_register_hw(wl
->hw
);
3946 goto err_one_core_detach
;
3952 err_one_core_detach
:
3953 b43_one_core_detach(dev
);
3956 b43_wireless_exit(dev
, wl
);
3960 static void b43_remove(struct ssb_device
*dev
)
3962 struct b43_wl
*wl
= ssb_get_devtypedata(dev
);
3963 struct b43_wldev
*wldev
= ssb_get_drvdata(dev
);
3966 if (wl
->current_dev
== wldev
)
3967 ieee80211_unregister_hw(wl
->hw
);
3969 b43_one_core_detach(dev
);
3971 if (list_empty(&wl
->devlist
)) {
3972 /* Last core on the chip unregistered.
3973 * We can destroy common struct b43_wl.
3975 b43_wireless_exit(dev
, wl
);
3979 /* Perform a hardware reset. This can be called from any context. */
3980 void b43_controller_restart(struct b43_wldev
*dev
, const char *reason
)
3982 /* Must avoid requeueing, if we are in shutdown. */
3983 if (b43_status(dev
) < B43_STAT_INITIALIZED
)
3985 b43info(dev
->wl
, "Controller RESET (%s) ...\n", reason
);
3986 queue_work(dev
->wl
->hw
->workqueue
, &dev
->restart_work
);
3991 static int b43_suspend(struct ssb_device
*dev
, pm_message_t state
)
3993 struct b43_wldev
*wldev
= ssb_get_drvdata(dev
);
3994 struct b43_wl
*wl
= wldev
->wl
;
3996 b43dbg(wl
, "Suspending...\n");
3998 mutex_lock(&wl
->mutex
);
3999 wldev
->suspend_init_status
= b43_status(wldev
);
4000 if (wldev
->suspend_init_status
>= B43_STAT_STARTED
)
4001 b43_wireless_core_stop(wldev
);
4002 if (wldev
->suspend_init_status
>= B43_STAT_INITIALIZED
)
4003 b43_wireless_core_exit(wldev
);
4004 mutex_unlock(&wl
->mutex
);
4006 b43dbg(wl
, "Device suspended.\n");
4011 static int b43_resume(struct ssb_device
*dev
)
4013 struct b43_wldev
*wldev
= ssb_get_drvdata(dev
);
4014 struct b43_wl
*wl
= wldev
->wl
;
4017 b43dbg(wl
, "Resuming...\n");
4019 mutex_lock(&wl
->mutex
);
4020 if (wldev
->suspend_init_status
>= B43_STAT_INITIALIZED
) {
4021 err
= b43_wireless_core_init(wldev
);
4023 b43err(wl
, "Resume failed at core init\n");
4027 if (wldev
->suspend_init_status
>= B43_STAT_STARTED
) {
4028 err
= b43_wireless_core_start(wldev
);
4030 b43_wireless_core_exit(wldev
);
4031 b43err(wl
, "Resume failed at core start\n");
4035 mutex_unlock(&wl
->mutex
);
4037 b43dbg(wl
, "Device resumed.\n");
4042 #else /* CONFIG_PM */
4043 # define b43_suspend NULL
4044 # define b43_resume NULL
4045 #endif /* CONFIG_PM */
4047 static struct ssb_driver b43_ssb_driver
= {
4048 .name
= KBUILD_MODNAME
,
4049 .id_table
= b43_ssb_tbl
,
4051 .remove
= b43_remove
,
4052 .suspend
= b43_suspend
,
4053 .resume
= b43_resume
,
4056 inline int b43_pci_ssb_bridge_init(void)
4058 return ssb_pcihost_register(&b43_pci_bridge_driver
);
4061 inline void b43_pci_ssb_bridge_exit(void)
4063 ssb_pcihost_unregister(&b43_pci_bridge_driver
);
4066 static int __init
b43_init(void)
4071 err
= b43_pcmcia_init();
4075 err
= b43_pci_ssb_bridge_init();
4077 goto err_pcmcia_exit
;
4079 err
= ssb_driver_register(&b43_ssb_driver
);
4086 b43_pci_ssb_bridge_exit();
4094 static void __exit
b43_exit(void)
4096 ssb_driver_unregister(&b43_ssb_driver
);
4097 b43_pci_ssb_bridge_exit();
4102 module_init(b43_init
)
4103 module_exit(b43_exit
)