2 * Atheros AR71xx SoC specific setup
4 * Copyright (C) 2008-2009 Gabor Juhos <juhosg@openwrt.org>
5 * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
7 * Parts of this file are based on Atheros' 2.6.15 BSP
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License version 2 as published
11 * by the Free Software Foundation.
14 #include <linux/kernel.h>
15 #include <linux/module.h>
16 #include <linux/init.h>
17 #include <linux/types.h>
18 #include <linux/pci.h>
19 #include <linux/serial_8250.h>
20 #include <linux/bootmem.h>
22 #include <asm/bootinfo.h>
23 #include <asm/traps.h>
24 #include <asm/time.h> /* for mips_hpt_frequency */
25 #include <asm/reboot.h> /* for _machine_{restart,halt} */
26 #include <asm/mips_machine.h>
28 #include <asm/mach-ar71xx/ar71xx.h>
29 #include <asm/mach-ar71xx/pci.h>
33 #define AR71XX_SYS_TYPE_LEN 64
34 #define AR71XX_BASE_FREQ 40000000
35 #define AR91XX_BASE_FREQ 5000000
37 unsigned long ar71xx_mach_type
;
40 EXPORT_SYMBOL_GPL(ar71xx_cpu_freq
);
43 EXPORT_SYMBOL_GPL(ar71xx_ahb_freq
);
46 EXPORT_SYMBOL_GPL(ar71xx_ddr_freq
);
48 enum ar71xx_soc_type ar71xx_soc
;
49 EXPORT_SYMBOL_GPL(ar71xx_soc
);
51 int (*ar71xx_pci_bios_init
)(unsigned nr_irqs
,
52 struct ar71xx_pci_irq
*map
) __initdata
;
54 int (*ar71xx_pci_be_handler
)(int is_fixup
);
56 static char ar71xx_sys_type
[AR71XX_SYS_TYPE_LEN
];
58 static void ar71xx_restart(char *command
)
60 ar71xx_device_stop(RESET_MODULE_FULL_CHIP
);
66 static void ar71xx_halt(void)
72 static int ar71xx_be_handler(struct pt_regs
*regs
, int is_fixup
)
76 if (ar71xx_pci_be_handler
)
77 err
= ar71xx_pci_be_handler(is_fixup
);
79 return (is_fixup
&& !err
) ? MIPS_BE_FIXUP
: MIPS_BE_FATAL
;
82 int __init
ar71xx_pci_init(unsigned nr_irqs
, struct ar71xx_pci_irq
*map
)
84 if (!ar71xx_pci_bios_init
)
87 return ar71xx_pci_bios_init(nr_irqs
, map
);
90 static void __init
ar71xx_detect_mem_size(void)
94 for (size
= AR71XX_MEM_SIZE_MIN
; size
< AR71XX_MEM_SIZE_MAX
;
96 if (!memcmp(ar71xx_detect_mem_size
,
97 ar71xx_detect_mem_size
+ size
, 1024))
101 add_memory_region(0, size
, BOOT_MEM_RAM
);
104 static void __init
ar71xx_detect_sys_type(void)
110 id
= ar71xx_reset_rr(AR71XX_RESET_REG_REV_ID
) & REV_ID_MASK
;
111 rev
= (id
>> REV_ID_REVISION_SHIFT
) & REV_ID_REVISION_MASK
;
113 switch (id
& REV_ID_CHIP_MASK
) {
114 case REV_ID_CHIP_AR7130
:
115 ar71xx_soc
= AR71XX_SOC_AR7130
;
119 case REV_ID_CHIP_AR7141
:
120 ar71xx_soc
= AR71XX_SOC_AR7141
;
124 case REV_ID_CHIP_AR7161
:
125 ar71xx_soc
= AR71XX_SOC_AR7161
;
129 case REV_ID_CHIP_AR9130
:
130 ar71xx_soc
= AR71XX_SOC_AR9130
;
134 case REV_ID_CHIP_AR9132
:
135 ar71xx_soc
= AR71XX_SOC_AR9132
;
140 panic("ar71xx: unknown chip id:0x%02x\n", id
);
143 sprintf(ar71xx_sys_type
, "Atheros AR%s rev %u (id:0x%02x)",
147 static void __init
ar91xx_detect_sys_frequency(void)
153 pll
= ar71xx_pll_rr(AR91XX_PLL_REG_CPU_CONFIG
);
155 div
= ((pll
>> AR91XX_PLL_DIV_SHIFT
) & AR91XX_PLL_DIV_MASK
);
156 freq
= div
* AR91XX_BASE_FREQ
;
158 ar71xx_cpu_freq
= freq
;
160 div
= ((pll
>> AR91XX_DDR_DIV_SHIFT
) & AR91XX_DDR_DIV_MASK
) + 1;
161 ar71xx_ddr_freq
= freq
/ div
;
163 div
= (((pll
>> AR91XX_AHB_DIV_SHIFT
) & AR91XX_AHB_DIV_MASK
) + 1) * 2;
164 ar71xx_ahb_freq
= ar71xx_cpu_freq
/ div
;
167 static void __init
ar71xx_detect_sys_frequency(void)
173 pll
= ar71xx_pll_rr(AR71XX_PLL_REG_CPU_CONFIG
);
175 div
= ((pll
>> AR71XX_PLL_DIV_SHIFT
) & AR71XX_PLL_DIV_MASK
) + 1;
176 freq
= div
* AR71XX_BASE_FREQ
;
178 div
= ((pll
>> AR71XX_CPU_DIV_SHIFT
) & AR71XX_CPU_DIV_MASK
) + 1;
179 ar71xx_cpu_freq
= freq
/ div
;
181 div
= ((pll
>> AR71XX_DDR_DIV_SHIFT
) & AR71XX_DDR_DIV_MASK
) + 1;
182 ar71xx_ddr_freq
= freq
/ div
;
184 div
= (((pll
>> AR71XX_AHB_DIV_SHIFT
) & AR71XX_AHB_DIV_MASK
) + 1) * 2;
185 ar71xx_ahb_freq
= ar71xx_cpu_freq
/ div
;
188 static void __init
detect_sys_frequency(void)
190 switch (ar71xx_soc
) {
191 case AR71XX_SOC_AR7130
:
192 case AR71XX_SOC_AR7141
:
193 case AR71XX_SOC_AR7161
:
194 ar71xx_detect_sys_frequency();
197 case AR71XX_SOC_AR9130
:
198 case AR71XX_SOC_AR9132
:
199 ar91xx_detect_sys_frequency();
207 #ifdef CONFIG_AR71XX_EARLY_SERIAL
208 static void __init
ar71xx_early_serial_setup(void)
212 memset(&p
, 0, sizeof(p
));
214 p
.flags
= UPF_BOOT_AUTOCONF
| UPF_SKIP_TEST
| UPF_IOREMAP
;
215 p
.iotype
= UPIO_MEM32
;
216 p
.uartclk
= ar71xx_ahb_freq
;
217 p
.irq
= AR71XX_MISC_IRQ_UART
;
219 p
.mapbase
= AR71XX_UART_BASE
;
221 early_serial_setup(&p
);
224 static inline void ar71xx_early_serial_setup(void) {};
225 #endif /* CONFIG_AR71XX_EARLY_SERIAL */
227 const char *get_system_type(void)
229 return ar71xx_sys_type
;
232 unsigned int __cpuinit
get_c0_compare_irq(void)
234 return CP0_LEGACY_COMPARE_IRQ
;
237 void __init
plat_mem_setup(void)
239 set_io_port_base(KSEG1
);
241 ar71xx_ddr_base
= ioremap_nocache(AR71XX_DDR_CTRL_BASE
,
242 AR71XX_DDR_CTRL_SIZE
);
244 ar71xx_pll_base
= ioremap_nocache(AR71XX_PLL_BASE
,
247 ar71xx_reset_base
= ioremap_nocache(AR71XX_RESET_BASE
,
250 ar71xx_gpio_base
= ioremap_nocache(AR71XX_GPIO_BASE
, AR71XX_GPIO_SIZE
);
252 ar71xx_usb_ctrl_base
= ioremap_nocache(AR71XX_USB_CTRL_BASE
,
253 AR71XX_USB_CTRL_SIZE
);
255 ar71xx_detect_mem_size();
256 ar71xx_detect_sys_type();
257 detect_sys_frequency();
260 "%s, CPU:%u.%03u MHz, AHB:%u.%03u MHz, DDR:%u.%03u MHz\n",
262 ar71xx_cpu_freq
/ 1000000, (ar71xx_cpu_freq
/ 1000) % 1000,
263 ar71xx_ahb_freq
/ 1000000, (ar71xx_ahb_freq
/ 1000) % 1000,
264 ar71xx_ddr_freq
/ 1000000, (ar71xx_ddr_freq
/ 1000) % 1000);
266 _machine_restart
= ar71xx_restart
;
267 _machine_halt
= ar71xx_halt
;
268 pm_power_off
= ar71xx_halt
;
270 board_be_handler
= ar71xx_be_handler
;
272 ar71xx_early_serial_setup();
275 void __init
plat_time_init(void)
277 mips_hpt_frequency
= ar71xx_cpu_freq
/ 2;
280 static int __init
ar71xx_machine_setup(void)
284 ar71xx_add_device_uart();
285 ar71xx_add_device_wdt();
287 mips_machine_setup(ar71xx_mach_type
);
291 arch_initcall(ar71xx_machine_setup
);