[ar71xx] add experimental support for the NETGEAR WNR2000 board
[openwrt.git] / target / linux / ar71xx / files-2.6.28 / arch / mips / include / asm / mach-ar71xx / ar71xx.h
1 /*
2 * Atheros AR71xx SoC specific definitions
3 *
4 * Copyright (C) 2008 Gabor Juhos <juhosg@openwrt.org>
5 * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
6 *
7 * Parts of this file are based on Atheros' 2.6.15 BSP
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License version 2 as published
11 * by the Free Software Foundation.
12 */
13
14 #ifndef __ASM_MACH_AR71XX_H
15 #define __ASM_MACH_AR71XX_H
16
17 #include <linux/types.h>
18 #include <linux/init.h>
19 #include <linux/io.h>
20 #include <linux/bitops.h>
21
22 #ifndef __ASSEMBLER__
23
24 #define AR71XX_PCI_MEM_BASE 0x10000000
25 #define AR71XX_PCI_MEM_SIZE 0x08000000
26 #define AR71XX_APB_BASE 0x18000000
27 #define AR71XX_GE0_BASE 0x19000000
28 #define AR71XX_GE0_SIZE 0x01000000
29 #define AR71XX_GE1_BASE 0x1a000000
30 #define AR71XX_GE1_SIZE 0x01000000
31 #define AR71XX_EHCI_BASE 0x1b000000
32 #define AR71XX_EHCI_SIZE 0x01000000
33 #define AR71XX_OHCI_BASE 0x1c000000
34 #define AR71XX_OHCI_SIZE 0x01000000
35 #define AR71XX_SPI_BASE 0x1f000000
36 #define AR71XX_SPI_SIZE 0x01000000
37
38 #define AR71XX_DDR_CTRL_BASE (AR71XX_APB_BASE + 0x00000000)
39 #define AR71XX_DDR_CTRL_SIZE 0x10000
40 #define AR71XX_CPU_BASE (AR71XX_APB_BASE + 0x00010000)
41 #define AR71XX_UART_BASE (AR71XX_APB_BASE + 0x00020000)
42 #define AR71XX_UART_SIZE 0x10000
43 #define AR71XX_USB_CTRL_BASE (AR71XX_APB_BASE + 0x00030000)
44 #define AR71XX_USB_CTRL_SIZE 0x10000
45 #define AR71XX_GPIO_BASE (AR71XX_APB_BASE + 0x00040000)
46 #define AR71XX_GPIO_SIZE 0x10000
47 #define AR71XX_PLL_BASE (AR71XX_APB_BASE + 0x00050000)
48 #define AR71XX_PLL_SIZE 0x10000
49 #define AR71XX_RESET_BASE (AR71XX_APB_BASE + 0x00060000)
50 #define AR71XX_RESET_SIZE 0x10000
51 #define AR71XX_MII_BASE (AR71XX_APB_BASE + 0x00070000)
52 #define AR71XX_MII_SIZE 0x10000
53 #define AR71XX_SLIC_BASE (AR71XX_APB_BASE + 0x00090000)
54 #define AR71XX_SLIC_SIZE 0x10000
55 #define AR71XX_DMA_BASE (AR71XX_APB_BASE + 0x000A0000)
56 #define AR71XX_DMA_SIZE 0x10000
57 #define AR71XX_STEREO_BASE (AR71XX_APB_BASE + 0x000B0000)
58 #define AR71XX_STEREO_SIZE 0x10000
59 #define AR91XX_WMAC_BASE (AR71XX_APB_BASE + 0x000C0000)
60 #define AR91XX_WMAC_SIZE 0x30000
61
62 #define AR71XX_CPU_IRQ_BASE 0
63 #define AR71XX_MISC_IRQ_BASE 8
64 #define AR71XX_MISC_IRQ_COUNT 8
65 #define AR71XX_GPIO_IRQ_BASE 16
66 #define AR71XX_GPIO_IRQ_COUNT 16
67 #define AR71XX_PCI_IRQ_BASE 32
68 #define AR71XX_PCI_IRQ_COUNT 4
69
70 #define AR71XX_CPU_IRQ_PCI (AR71XX_CPU_IRQ_BASE + 2)
71 #define AR71XX_CPU_IRQ_WMAC (AR71XX_CPU_IRQ_BASE + 2)
72 #define AR71XX_CPU_IRQ_USB (AR71XX_CPU_IRQ_BASE + 3)
73 #define AR71XX_CPU_IRQ_GE0 (AR71XX_CPU_IRQ_BASE + 4)
74 #define AR71XX_CPU_IRQ_GE1 (AR71XX_CPU_IRQ_BASE + 5)
75 #define AR71XX_CPU_IRQ_MISC (AR71XX_CPU_IRQ_BASE + 6)
76 #define AR71XX_CPU_IRQ_TIMER (AR71XX_CPU_IRQ_BASE + 7)
77
78 #define AR71XX_MISC_IRQ_TIMER (AR71XX_MISC_IRQ_BASE + 0)
79 #define AR71XX_MISC_IRQ_ERROR (AR71XX_MISC_IRQ_BASE + 1)
80 #define AR71XX_MISC_IRQ_GPIO (AR71XX_MISC_IRQ_BASE + 2)
81 #define AR71XX_MISC_IRQ_UART (AR71XX_MISC_IRQ_BASE + 3)
82 #define AR71XX_MISC_IRQ_WDOG (AR71XX_MISC_IRQ_BASE + 4)
83 #define AR71XX_MISC_IRQ_PERFC (AR71XX_MISC_IRQ_BASE + 5)
84 #define AR71XX_MISC_IRQ_OHCI (AR71XX_MISC_IRQ_BASE + 6)
85 #define AR71XX_MISC_IRQ_DMA (AR71XX_MISC_IRQ_BASE + 7)
86
87 #define AR71XX_GPIO_IRQ(_x) (AR71XX_GPIO_IRQ_BASE + (_x))
88
89 #define AR71XX_PCI_IRQ_DEV0 (AR71XX_PCI_IRQ_BASE + 0)
90 #define AR71XX_PCI_IRQ_DEV1 (AR71XX_PCI_IRQ_BASE + 1)
91 #define AR71XX_PCI_IRQ_DEV2 (AR71XX_PCI_IRQ_BASE + 2)
92 #define AR71XX_PCI_IRQ_CORE (AR71XX_PCI_IRQ_BASE + 3)
93
94 extern u32 ar71xx_ahb_freq;
95 extern u32 ar71xx_cpu_freq;
96 extern u32 ar71xx_ddr_freq;
97
98 enum ar71xx_soc_type {
99 AR71XX_SOC_UNKNOWN,
100 AR71XX_SOC_AR7130,
101 AR71XX_SOC_AR7141,
102 AR71XX_SOC_AR7161,
103 AR71XX_SOC_AR9130,
104 AR71XX_SOC_AR9132
105 };
106
107 extern enum ar71xx_soc_type ar71xx_soc;
108
109 extern unsigned long ar71xx_mach_type;
110
111 #define AR71XX_MACH_GENERIC 0
112 #define AR71XX_MACH_WP543 1 /* Compex WP543 */
113 #define AR71XX_MACH_RB_411 2 /* MikroTik RouterBOARD 411/411A/411AH */
114 #define AR71XX_MACH_RB_433 3 /* MikroTik RouterBOARD 433/433AH */
115 #define AR71XX_MACH_RB_450 4 /* MikroTik RouterBOARD 450 */
116 #define AR71XX_MACH_RB_493 5 /* Mikrotik RouterBOARD 493/493AH */
117 #define AR71XX_MACH_AW_NR580 6 /* AzureWave AW-NR580 */
118 #define AR71XX_MACH_AP83 7 /* Atheros AP83 */
119 #define AR71XX_MACH_TEW_632BRP 8 /* TRENDnet TEW-632BRP */
120 #define AR71XX_MACH_UBNT_RS 9 /* Ubiquiti RouterStation */
121 #define AR71XX_MACH_UBNT_LSX 10 /* Ubiquiti LSX */
122 #define AR71XX_MACH_WNR2000 11 /* NETGEAR WNR2000 */
123
124 /*
125 * PLL block
126 */
127 #define AR71XX_PLL_REG_CPU_CONFIG 0x00
128 #define AR71XX_PLL_REG_SEC_CONFIG 0x04
129 #define AR71XX_PLL_REG_ETH0_INT_CLOCK 0x10
130 #define AR71XX_PLL_REG_ETH1_INT_CLOCK 0x14
131
132 #define AR71XX_PLL_DIV_SHIFT 3
133 #define AR71XX_PLL_DIV_MASK 0x1f
134 #define AR71XX_CPU_DIV_SHIFT 16
135 #define AR71XX_CPU_DIV_MASK 0x3
136 #define AR71XX_DDR_DIV_SHIFT 18
137 #define AR71XX_DDR_DIV_MASK 0x3
138 #define AR71XX_AHB_DIV_SHIFT 20
139 #define AR71XX_AHB_DIV_MASK 0x7
140
141 #define AR71XX_ETH0_PLL_SHIFT 17
142 #define AR71XX_ETH1_PLL_SHIFT 19
143
144 #define AR91XX_PLL_REG_CPU_CONFIG 0x00
145 #define AR91XX_PLL_REG_ETH_CONFIG 0x04
146 #define AR91XX_PLL_REG_ETH0_INT_CLOCK 0x14
147 #define AR91XX_PLL_REG_ETH1_INT_CLOCK 0x18
148
149 #define AR91XX_PLL_DIV_SHIFT 0
150 #define AR91XX_PLL_DIV_MASK 0x3ff
151 #define AR91XX_DDR_DIV_SHIFT 22
152 #define AR91XX_DDR_DIV_MASK 0x3
153 #define AR91XX_AHB_DIV_SHIFT 19
154 #define AR91XX_AHB_DIV_MASK 0x1
155
156 #define AR91XX_ETH0_PLL_SHIFT 20
157 #define AR91XX_ETH1_PLL_SHIFT 22
158
159 extern void __iomem *ar71xx_pll_base;
160
161 static inline void ar71xx_pll_wr(unsigned reg, u32 val)
162 {
163 __raw_writel(val, ar71xx_pll_base + reg);
164 }
165
166 static inline u32 ar71xx_pll_rr(unsigned reg)
167 {
168 return __raw_readl(ar71xx_pll_base + reg);
169 }
170
171 /*
172 * USB_CONFIG block
173 */
174 #define USB_CTRL_REG_FLADJ 0x00
175 #define USB_CTRL_REG_CONFIG 0x04
176
177 extern void __iomem *ar71xx_usb_ctrl_base;
178
179 static inline void ar71xx_usb_ctrl_wr(unsigned reg, u32 val)
180 {
181 __raw_writel(val, ar71xx_usb_ctrl_base + reg);
182 }
183
184 static inline u32 ar71xx_usb_ctrl_rr(unsigned reg)
185 {
186 return __raw_readl(ar71xx_usb_ctrl_base + reg);
187 }
188
189 extern void ar71xx_add_device_usb(void) __init;
190
191 /*
192 * GPIO block
193 */
194 #define GPIO_REG_OE 0x00
195 #define GPIO_REG_IN 0x04
196 #define GPIO_REG_OUT 0x08
197 #define GPIO_REG_SET 0x0c
198 #define GPIO_REG_CLEAR 0x10
199 #define GPIO_REG_INT_MODE 0x14
200 #define GPIO_REG_INT_TYPE 0x18
201 #define GPIO_REG_INT_POLARITY 0x1c
202 #define GPIO_REG_INT_PENDING 0x20
203 #define GPIO_REG_INT_ENABLE 0x24
204 #define GPIO_REG_FUNC 0x28
205
206 #define GPIO_FUNC_STEREO_EN BIT(17)
207 #define GPIO_FUNC_SLIC_EN BIT(16)
208 #define GPIO_FUNC_SPI_CS2_EN BIT(13)
209 #define GPIO_FUNC_SPI_CS1_EN BIT(12)
210 #define GPIO_FUNC_UART_EN BIT(8)
211 #define GPIO_FUNC_USB_OC_EN BIT(4)
212 #define GPIO_FUNC_USB_CLK_EN BIT(0)
213
214 #define AR71XX_GPIO_COUNT 16
215 #define AR91XX_GPIO_COUNT 22
216
217 extern void __iomem *ar71xx_gpio_base;
218
219 static inline void ar71xx_gpio_wr(unsigned reg, u32 value)
220 {
221 __raw_writel(value, ar71xx_gpio_base + reg);
222 }
223
224 static inline u32 ar71xx_gpio_rr(unsigned reg)
225 {
226 return __raw_readl(ar71xx_gpio_base + reg);
227 }
228
229 extern void ar71xx_gpio_init(void) __init;
230 extern void ar71xx_gpio_function_enable(u32 mask);
231 extern void ar71xx_gpio_function_disable(u32 mask);
232
233 /*
234 * DDR_CTRL block
235 */
236 #define AR71XX_DDR_REG_PCI_WIN0 0x7c
237 #define AR71XX_DDR_REG_PCI_WIN1 0x80
238 #define AR71XX_DDR_REG_PCI_WIN2 0x84
239 #define AR71XX_DDR_REG_PCI_WIN3 0x88
240 #define AR71XX_DDR_REG_PCI_WIN4 0x8c
241 #define AR71XX_DDR_REG_PCI_WIN5 0x90
242 #define AR71XX_DDR_REG_PCI_WIN6 0x94
243 #define AR71XX_DDR_REG_PCI_WIN7 0x98
244 #define AR71XX_DDR_REG_FLUSH_GE0 0x9c
245 #define AR71XX_DDR_REG_FLUSH_GE1 0xa0
246 #define AR71XX_DDR_REG_FLUSH_USB 0xa4
247 #define AR71XX_DDR_REG_FLUSH_PCI 0xa8
248
249 #define AR91XX_DDR_REG_FLUSH_GE0 0x7c
250 #define AR91XX_DDR_REG_FLUSH_GE1 0x80
251 #define AR91XX_DDR_REG_FLUSH_USB 0x84
252 #define AR91XX_DDR_REG_FLUSH_WMAC 0x88
253
254 #define PCI_WIN0_OFFS 0x10000000
255 #define PCI_WIN1_OFFS 0x11000000
256 #define PCI_WIN2_OFFS 0x12000000
257 #define PCI_WIN3_OFFS 0x13000000
258 #define PCI_WIN4_OFFS 0x14000000
259 #define PCI_WIN5_OFFS 0x15000000
260 #define PCI_WIN6_OFFS 0x16000000
261 #define PCI_WIN7_OFFS 0x07000000
262
263 extern void __iomem *ar71xx_ddr_base;
264
265 static inline void ar71xx_ddr_wr(unsigned reg, u32 val)
266 {
267 __raw_writel(val, ar71xx_ddr_base + reg);
268 }
269
270 static inline u32 ar71xx_ddr_rr(unsigned reg)
271 {
272 return __raw_readl(ar71xx_ddr_base + reg);
273 }
274
275 extern void ar71xx_ddr_flush(u32 reg);
276
277 /*
278 * PCI block
279 */
280 #define AR71XX_PCI_CFG_BASE (AR71XX_PCI_MEM_BASE + PCI_WIN7_OFFS + 0x10000)
281 #define AR71XX_PCI_CFG_SIZE 0x100
282
283 #define PCI_REG_CRP_AD_CBE 0x00
284 #define PCI_REG_CRP_WRDATA 0x04
285 #define PCI_REG_CRP_RDDATA 0x08
286 #define PCI_REG_CFG_AD 0x0c
287 #define PCI_REG_CFG_CBE 0x10
288 #define PCI_REG_CFG_WRDATA 0x14
289 #define PCI_REG_CFG_RDDATA 0x18
290 #define PCI_REG_PCI_ERR 0x1c
291 #define PCI_REG_PCI_ERR_ADDR 0x20
292 #define PCI_REG_AHB_ERR 0x24
293 #define PCI_REG_AHB_ERR_ADDR 0x28
294
295 #define PCI_CRP_CMD_WRITE 0x00010000
296 #define PCI_CRP_CMD_READ 0x00000000
297 #define PCI_CFG_CMD_READ 0x0000000a
298 #define PCI_CFG_CMD_WRITE 0x0000000b
299
300 #define PCI_IDSEL_ADL_START 17
301
302 /*
303 * RESET block
304 */
305 #define AR71XX_RESET_REG_TIMER 0x00
306 #define AR71XX_RESET_REG_TIMER_RELOAD 0x04
307 #define AR71XX_RESET_REG_WDOG_CTRL 0x08
308 #define AR71XX_RESET_REG_WDOG 0x0c
309 #define AR71XX_RESET_REG_MISC_INT_STATUS 0x10
310 #define AR71XX_RESET_REG_MISC_INT_ENABLE 0x14
311 #define AR71XX_RESET_REG_PCI_INT_STATUS 0x18
312 #define AR71XX_RESET_REG_PCI_INT_ENABLE 0x1c
313 #define AR71XX_RESET_REG_GLOBAL_INT_STATUS 0x20
314 #define AR71XX_RESET_REG_RESET_MODULE 0x24
315 #define AR71XX_RESET_REG_PERFC_CTRL 0x2c
316 #define AR71XX_RESET_REG_PERFC0 0x30
317 #define AR71XX_RESET_REG_PERFC1 0x34
318 #define AR71XX_RESET_REG_REV_ID 0x90
319
320 #define AR91XX_RESET_REG_GLOBAL_INT_STATUS 0x18
321 #define AR91XX_RESET_REG_RESET_MODULE 0x1c
322 #define AR91XX_RESET_REG_PERF_CTRL 0x20
323 #define AR91XX_RESET_REG_PERFC0 0x24
324 #define AR91XX_RESET_REG_PERFC1 0x28
325
326 #define WDOG_CTRL_LAST_RESET BIT(31)
327 #define WDOG_CTRL_ACTION_MASK 3
328 #define WDOG_CTRL_ACTION_NONE 0 /* no action */
329 #define WDOG_CTRL_ACTION_GPI 1 /* general purpose interrupt */
330 #define WDOG_CTRL_ACTION_NMI 2 /* NMI */
331 #define WDOG_CTRL_ACTION_FCR 3 /* full chip reset */
332
333 #define MISC_INT_DMA BIT(7)
334 #define MISC_INT_OHCI BIT(6)
335 #define MISC_INT_PERFC BIT(5)
336 #define MISC_INT_WDOG BIT(4)
337 #define MISC_INT_UART BIT(3)
338 #define MISC_INT_GPIO BIT(2)
339 #define MISC_INT_ERROR BIT(1)
340 #define MISC_INT_TIMER BIT(0)
341
342 #define PCI_INT_CORE BIT(4)
343 #define PCI_INT_DEV2 BIT(2)
344 #define PCI_INT_DEV1 BIT(1)
345 #define PCI_INT_DEV0 BIT(0)
346
347 #define RESET_MODULE_EXTERNAL BIT(28)
348 #define RESET_MODULE_FULL_CHIP BIT(24)
349 #define RESET_MODULE_AMBA2WMAC BIT(22)
350 #define RESET_MODULE_CPU_NMI BIT(21)
351 #define RESET_MODULE_CPU_COLD BIT(20)
352 #define RESET_MODULE_DMA BIT(19)
353 #define RESET_MODULE_SLIC BIT(18)
354 #define RESET_MODULE_STEREO BIT(17)
355 #define RESET_MODULE_DDR BIT(16)
356 #define RESET_MODULE_GE1_MAC BIT(13)
357 #define RESET_MODULE_GE1_PHY BIT(12)
358 #define RESET_MODULE_USBSUS_OVERRIDE BIT(10)
359 #define RESET_MODULE_GE0_MAC BIT(9)
360 #define RESET_MODULE_GE0_PHY BIT(8)
361 #define RESET_MODULE_USB_OHCI_DLL BIT(6)
362 #define RESET_MODULE_USB_HOST BIT(5)
363 #define RESET_MODULE_USB_PHY BIT(4)
364 #define RESET_MODULE_PCI_BUS BIT(1)
365 #define RESET_MODULE_PCI_CORE BIT(0)
366
367 #define REV_ID_MASK 0xff
368 #define REV_ID_CHIP_MASK 0xf3
369 #define REV_ID_CHIP_AR7130 0xa0
370 #define REV_ID_CHIP_AR7141 0xa1
371 #define REV_ID_CHIP_AR7161 0xa2
372 #define REV_ID_CHIP_AR9130 0xb0
373 #define REV_ID_CHIP_AR9132 0xb1
374
375 #define REV_ID_REVISION_MASK 0x3
376 #define REV_ID_REVISION_SHIFT 2
377
378 extern void __iomem *ar71xx_reset_base;
379
380 static inline void ar71xx_reset_wr(unsigned reg, u32 val)
381 {
382 __raw_writel(val, ar71xx_reset_base + reg);
383 }
384
385 static inline u32 ar71xx_reset_rr(unsigned reg)
386 {
387 return __raw_readl(ar71xx_reset_base + reg);
388 }
389
390 extern void ar71xx_device_stop(u32 mask);
391 extern void ar71xx_device_start(u32 mask);
392
393 /*
394 * SPI block
395 */
396 #define SPI_REG_FS 0x00 /* Function Select */
397 #define SPI_REG_CTRL 0x04 /* SPI Control */
398 #define SPI_REG_IOC 0x08 /* SPI I/O Control */
399 #define SPI_REG_RDS 0x0c /* Read Data Shift */
400
401 #define SPI_FS_GPIO BIT(0) /* Enable GPIO mode */
402
403 #define SPI_CTRL_RD BIT(6) /* Remap Disable */
404 #define SPI_CTRL_DIV_MASK 0x3f
405
406 #define SPI_IOC_DO BIT(0) /* Data Out pin */
407 #define SPI_IOC_CLK BIT(8) /* CLK pin */
408 #define SPI_IOC_CS(n) BIT(16 + (n))
409 #define SPI_IOC_CS0 SPI_IOC_CS(0)
410 #define SPI_IOC_CS1 SPI_IOC_CS(1)
411 #define SPI_IOC_CS2 SPI_IOC_CS(2)
412 #define SPI_IOC_CS_ALL (SPI_IOC_CS0 | SPI_IOC_CS1 | SPI_IOC_CS2)
413
414 /*
415 * MII_CTRL block
416 */
417 #define MII_REG_MII0_CTRL 0x00
418 #define MII_REG_MII1_CTRL 0x04
419
420 #define MII0_CTRL_IF_GMII 0
421 #define MII0_CTRL_IF_MII 1
422 #define MII0_CTRL_IF_RGMII 2
423 #define MII0_CTRL_IF_RMII 3
424
425 #define MII1_CTRL_IF_RGMII 0
426 #define MII1_CTRL_IF_RMII 1
427
428 #endif /* __ASSEMBLER__ */
429
430 #endif /* __ASM_MACH_AR71XX_H */
This page took 0.069644 seconds and 5 git commands to generate.