2 * Platform driver for the Realtek RTL8366S ethernet switch
4 * Copyright (C) 2009-2010 Gabor Juhos <juhosg@openwrt.org>
5 * Copyright (C) 2010 Antti Seppälä <a.seppala@gmail.com>
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published
9 * by the Free Software Foundation.
12 #include <linux/kernel.h>
13 #include <linux/module.h>
14 #include <linux/init.h>
15 #include <linux/platform_device.h>
16 #include <linux/delay.h>
17 #include <linux/skbuff.h>
18 #include <linux/rtl8366s.h>
20 #include "rtl8366_smi.h"
22 #define RTL8366S_DRIVER_DESC "Realtek RTL8366S ethernet switch driver"
23 #define RTL8366S_DRIVER_VER "0.2.2"
25 #define RTL8366S_PHY_NO_MAX 4
26 #define RTL8366S_PHY_PAGE_MAX 7
27 #define RTL8366S_PHY_ADDR_MAX 31
28 #define RTL8366S_PHY_WAN 4
30 /* Switch Global Configuration register */
31 #define RTL8366S_SGCR 0x0000
32 #define RTL8366S_SGCR_EN_BC_STORM_CTRL BIT(0)
33 #define RTL8366S_SGCR_MAX_LENGTH(_x) (_x << 4)
34 #define RTL8366S_SGCR_MAX_LENGTH_MASK RTL8366S_SGCR_MAX_LENGTH(0x3)
35 #define RTL8366S_SGCR_MAX_LENGTH_1522 RTL8366S_SGCR_MAX_LENGTH(0x0)
36 #define RTL8366S_SGCR_MAX_LENGTH_1536 RTL8366S_SGCR_MAX_LENGTH(0x1)
37 #define RTL8366S_SGCR_MAX_LENGTH_1552 RTL8366S_SGCR_MAX_LENGTH(0x2)
38 #define RTL8366S_SGCR_MAX_LENGTH_16000 RTL8366S_SGCR_MAX_LENGTH(0x3)
39 #define RTL8366S_SGCR_EN_VLAN BIT(13)
41 /* Port Enable Control register */
42 #define RTL8366S_PECR 0x0001
44 /* Switch Security Control registers */
45 #define RTL8366S_SSCR0 0x0002
46 #define RTL8366S_SSCR1 0x0003
47 #define RTL8366S_SSCR2 0x0004
48 #define RTL8366S_SSCR2_DROP_UNKNOWN_DA BIT(0)
50 #define RTL8366S_RESET_CTRL_REG 0x0100
51 #define RTL8366S_CHIP_CTRL_RESET_HW 1
52 #define RTL8366S_CHIP_CTRL_RESET_SW (1 << 1)
54 #define RTL8366S_CHIP_VERSION_CTRL_REG 0x0104
55 #define RTL8366S_CHIP_VERSION_MASK 0xf
56 #define RTL8366S_CHIP_ID_REG 0x0105
57 #define RTL8366S_CHIP_ID_8366 0x8366
59 /* PHY registers control */
60 #define RTL8366S_PHY_ACCESS_CTRL_REG 0x8028
61 #define RTL8366S_PHY_ACCESS_DATA_REG 0x8029
63 #define RTL8366S_PHY_CTRL_READ 1
64 #define RTL8366S_PHY_CTRL_WRITE 0
66 #define RTL8366S_PHY_REG_MASK 0x1f
67 #define RTL8366S_PHY_PAGE_OFFSET 5
68 #define RTL8366S_PHY_PAGE_MASK (0x7 << 5)
69 #define RTL8366S_PHY_NO_OFFSET 9
70 #define RTL8366S_PHY_NO_MASK (0x1f << 9)
72 /* LED control registers */
73 #define RTL8366S_LED_BLINKRATE_REG 0x0420
74 #define RTL8366S_LED_BLINKRATE_BIT 0
75 #define RTL8366S_LED_BLINKRATE_MASK 0x0007
77 #define RTL8366S_LED_CTRL_REG 0x0421
78 #define RTL8366S_LED_0_1_CTRL_REG 0x0422
79 #define RTL8366S_LED_2_3_CTRL_REG 0x0423
81 #define RTL8366S_MIB_COUNT 33
82 #define RTL8366S_GLOBAL_MIB_COUNT 1
83 #define RTL8366S_MIB_COUNTER_PORT_OFFSET 0x0040
84 #define RTL8366S_MIB_COUNTER_BASE 0x1000
85 #define RTL8366S_MIB_COUNTER_PORT_OFFSET2 0x0008
86 #define RTL8366S_MIB_COUNTER_BASE2 0x1180
87 #define RTL8366S_MIB_CTRL_REG 0x11F0
88 #define RTL8366S_MIB_CTRL_USER_MASK 0x01FF
89 #define RTL8366S_MIB_CTRL_BUSY_MASK 0x0001
90 #define RTL8366S_MIB_CTRL_RESET_MASK 0x0002
92 #define RTL8366S_MIB_CTRL_GLOBAL_RESET_MASK 0x0004
93 #define RTL8366S_MIB_CTRL_PORT_RESET_BIT 0x0003
94 #define RTL8366S_MIB_CTRL_PORT_RESET_MASK 0x01FC
97 #define RTL8366S_PORT_VLAN_CTRL_BASE 0x0058
98 #define RTL8366S_PORT_VLAN_CTRL_REG(_p) \
99 (RTL8366S_PORT_VLAN_CTRL_BASE + (_p) / 4)
100 #define RTL8366S_PORT_VLAN_CTRL_MASK 0xf
101 #define RTL8366S_PORT_VLAN_CTRL_SHIFT(_p) (4 * ((_p) % 4))
104 #define RTL8366S_VLAN_TABLE_READ_BASE 0x018B
105 #define RTL8366S_VLAN_TABLE_WRITE_BASE 0x0185
107 #define RTL8366S_VLAN_TB_CTRL_REG 0x010F
109 #define RTL8366S_TABLE_ACCESS_CTRL_REG 0x0180
110 #define RTL8366S_TABLE_VLAN_READ_CTRL 0x0E01
111 #define RTL8366S_TABLE_VLAN_WRITE_CTRL 0x0F01
113 #define RTL8366S_VLAN_MC_BASE(_x) (0x0016 + (_x) * 2)
115 #define RTL8366S_VLAN_MEMBERINGRESS_REG 0x0379
117 #define RTL8366S_PORT_LINK_STATUS_BASE 0x0060
118 #define RTL8366S_PORT_STATUS_SPEED_MASK 0x0003
119 #define RTL8366S_PORT_STATUS_DUPLEX_MASK 0x0004
120 #define RTL8366S_PORT_STATUS_LINK_MASK 0x0010
121 #define RTL8366S_PORT_STATUS_TXPAUSE_MASK 0x0020
122 #define RTL8366S_PORT_STATUS_RXPAUSE_MASK 0x0040
123 #define RTL8366S_PORT_STATUS_AN_MASK 0x0080
126 #define RTL8366S_PORT_NUM_CPU 5
127 #define RTL8366S_NUM_PORTS 6
128 #define RTL8366S_NUM_VLANS 16
129 #define RTL8366S_NUM_LEDGROUPS 4
130 #define RTL8366S_NUM_VIDS 4096
131 #define RTL8366S_PRIORITYMAX 7
132 #define RTL8366S_FIDMAX 7
135 #define RTL8366S_PORT_1 (1 << 0) /* In userspace port 0 */
136 #define RTL8366S_PORT_2 (1 << 1) /* In userspace port 1 */
137 #define RTL8366S_PORT_3 (1 << 2) /* In userspace port 2 */
138 #define RTL8366S_PORT_4 (1 << 3) /* In userspace port 3 */
140 #define RTL8366S_PORT_UNKNOWN (1 << 4) /* No known connection */
141 #define RTL8366S_PORT_CPU (1 << 5) /* CPU port */
143 #define RTL8366S_PORT_ALL (RTL8366S_PORT_1 | \
147 RTL8366S_PORT_UNKNOWN | \
150 #define RTL8366S_PORT_ALL_BUT_CPU (RTL8366S_PORT_1 | \
154 RTL8366S_PORT_UNKNOWN)
156 #define RTL8366S_PORT_ALL_EXTERNAL (RTL8366S_PORT_1 | \
161 #define RTL8366S_PORT_ALL_INTERNAL (RTL8366S_PORT_UNKNOWN | \
164 #define RTL8366S_VLAN_VID_MASK 0xfff
165 #define RTL8366S_VLAN_PRIORITY_SHIFT 12
166 #define RTL8366S_VLAN_PRIORITY_MASK 0x7
167 #define RTL8366S_VLAN_MEMBER_MASK 0x3f
168 #define RTL8366S_VLAN_UNTAG_SHIFT 6
169 #define RTL8366S_VLAN_UNTAG_MASK 0x3f
170 #define RTL8366S_VLAN_FID_SHIFT 12
171 #define RTL8366S_VLAN_FID_MASK 0x7
173 static struct rtl8366_mib_counter rtl8366s_mib_counters
[] = {
174 { 0, 0, 4, "IfInOctets" },
175 { 0, 4, 4, "EtherStatsOctets" },
176 { 0, 8, 2, "EtherStatsUnderSizePkts" },
177 { 0, 10, 2, "EtherFragments" },
178 { 0, 12, 2, "EtherStatsPkts64Octets" },
179 { 0, 14, 2, "EtherStatsPkts65to127Octets" },
180 { 0, 16, 2, "EtherStatsPkts128to255Octets" },
181 { 0, 18, 2, "EtherStatsPkts256to511Octets" },
182 { 0, 20, 2, "EtherStatsPkts512to1023Octets" },
183 { 0, 22, 2, "EtherStatsPkts1024to1518Octets" },
184 { 0, 24, 2, "EtherOversizeStats" },
185 { 0, 26, 2, "EtherStatsJabbers" },
186 { 0, 28, 2, "IfInUcastPkts" },
187 { 0, 30, 2, "EtherStatsMulticastPkts" },
188 { 0, 32, 2, "EtherStatsBroadcastPkts" },
189 { 0, 34, 2, "EtherStatsDropEvents" },
190 { 0, 36, 2, "Dot3StatsFCSErrors" },
191 { 0, 38, 2, "Dot3StatsSymbolErrors" },
192 { 0, 40, 2, "Dot3InPauseFrames" },
193 { 0, 42, 2, "Dot3ControlInUnknownOpcodes" },
194 { 0, 44, 4, "IfOutOctets" },
195 { 0, 48, 2, "Dot3StatsSingleCollisionFrames" },
196 { 0, 50, 2, "Dot3StatMultipleCollisionFrames" },
197 { 0, 52, 2, "Dot3sDeferredTransmissions" },
198 { 0, 54, 2, "Dot3StatsLateCollisions" },
199 { 0, 56, 2, "EtherStatsCollisions" },
200 { 0, 58, 2, "Dot3StatsExcessiveCollisions" },
201 { 0, 60, 2, "Dot3OutPauseFrames" },
202 { 0, 62, 2, "Dot1dBasePortDelayExceededDiscards" },
205 * The following counters are accessible at a different
208 { 1, 0, 2, "Dot1dTpPortInDiscards" },
209 { 1, 2, 2, "IfOutUcastPkts" },
210 { 1, 4, 2, "IfOutMulticastPkts" },
211 { 1, 6, 2, "IfOutBroadcastPkts" },
214 #define REG_WR(_smi, _reg, _val) \
216 err = rtl8366_smi_write_reg(_smi, _reg, _val); \
221 #define REG_RMW(_smi, _reg, _mask, _val) \
223 err = rtl8366_smi_rmwr(_smi, _reg, _mask, _val); \
228 static int rtl8366s_reset_chip(struct rtl8366_smi
*smi
)
233 rtl8366_smi_write_reg(smi
, RTL8366S_RESET_CTRL_REG
,
234 RTL8366S_CHIP_CTRL_RESET_HW
);
237 if (rtl8366_smi_read_reg(smi
, RTL8366S_RESET_CTRL_REG
, &data
))
240 if (!(data
& RTL8366S_CHIP_CTRL_RESET_HW
))
245 printk("Timeout waiting for the switch to reset\n");
252 static int rtl8366s_hw_init(struct rtl8366_smi
*smi
)
254 struct rtl8366s_platform_data
*pdata
;
257 pdata
= smi
->parent
->platform_data
;
258 if (pdata
->num_initvals
&& pdata
->initvals
) {
261 dev_info(smi
->parent
, "applying initvals\n");
262 for (i
= 0; i
< pdata
->num_initvals
; i
++)
263 REG_WR(smi
, pdata
->initvals
[i
].reg
,
264 pdata
->initvals
[i
].val
);
267 /* set maximum packet length to 1536 bytes */
268 REG_RMW(smi
, RTL8366S_SGCR
, RTL8366S_SGCR_MAX_LENGTH_MASK
,
269 RTL8366S_SGCR_MAX_LENGTH_1536
);
271 /* enable learning for all ports */
272 REG_WR(smi
, RTL8366S_SSCR0
, 0);
274 /* enable auto ageing for all ports */
275 REG_WR(smi
, RTL8366S_SSCR1
, 0);
278 * discard VLAN tagged packets if the port is not a member of
279 * the VLAN with which the packets is associated.
281 REG_WR(smi
, RTL8366S_VLAN_MEMBERINGRESS_REG
, RTL8366S_PORT_ALL
);
283 /* don't drop packets whose DA has not been learned */
284 REG_RMW(smi
, RTL8366S_SSCR2
, RTL8366S_SSCR2_DROP_UNKNOWN_DA
, 0);
289 static int rtl8366s_read_phy_reg(struct rtl8366_smi
*smi
,
290 u32 phy_no
, u32 page
, u32 addr
, u32
*data
)
295 if (phy_no
> RTL8366S_PHY_NO_MAX
)
298 if (page
> RTL8366S_PHY_PAGE_MAX
)
301 if (addr
> RTL8366S_PHY_ADDR_MAX
)
304 ret
= rtl8366_smi_write_reg(smi
, RTL8366S_PHY_ACCESS_CTRL_REG
,
305 RTL8366S_PHY_CTRL_READ
);
309 reg
= 0x8000 | (1 << (phy_no
+ RTL8366S_PHY_NO_OFFSET
)) |
310 ((page
<< RTL8366S_PHY_PAGE_OFFSET
) & RTL8366S_PHY_PAGE_MASK
) |
311 (addr
& RTL8366S_PHY_REG_MASK
);
313 ret
= rtl8366_smi_write_reg(smi
, reg
, 0);
317 ret
= rtl8366_smi_read_reg(smi
, RTL8366S_PHY_ACCESS_DATA_REG
, data
);
324 static int rtl8366s_write_phy_reg(struct rtl8366_smi
*smi
,
325 u32 phy_no
, u32 page
, u32 addr
, u32 data
)
330 if (phy_no
> RTL8366S_PHY_NO_MAX
)
333 if (page
> RTL8366S_PHY_PAGE_MAX
)
336 if (addr
> RTL8366S_PHY_ADDR_MAX
)
339 ret
= rtl8366_smi_write_reg(smi
, RTL8366S_PHY_ACCESS_CTRL_REG
,
340 RTL8366S_PHY_CTRL_WRITE
);
344 reg
= 0x8000 | (1 << (phy_no
+ RTL8366S_PHY_NO_OFFSET
)) |
345 ((page
<< RTL8366S_PHY_PAGE_OFFSET
) & RTL8366S_PHY_PAGE_MASK
) |
346 (addr
& RTL8366S_PHY_REG_MASK
);
348 ret
= rtl8366_smi_write_reg(smi
, reg
, data
);
355 static int rtl8366_get_mib_counter(struct rtl8366_smi
*smi
, int counter
,
356 int port
, unsigned long long *val
)
363 if (port
> RTL8366S_NUM_PORTS
|| counter
>= RTL8366S_MIB_COUNT
)
366 switch (rtl8366s_mib_counters
[counter
].base
) {
368 addr
= RTL8366S_MIB_COUNTER_BASE
+
369 RTL8366S_MIB_COUNTER_PORT_OFFSET
* port
;
373 addr
= RTL8366S_MIB_COUNTER_BASE2
+
374 RTL8366S_MIB_COUNTER_PORT_OFFSET2
* port
;
381 addr
+= rtl8366s_mib_counters
[counter
].offset
;
384 * Writing access counter address first
385 * then ASIC will prepare 64bits counter wait for being retrived
387 data
= 0; /* writing data will be discard by ASIC */
388 err
= rtl8366_smi_write_reg(smi
, addr
, data
);
392 /* read MIB control register */
393 err
= rtl8366_smi_read_reg(smi
, RTL8366S_MIB_CTRL_REG
, &data
);
397 if (data
& RTL8366S_MIB_CTRL_BUSY_MASK
)
400 if (data
& RTL8366S_MIB_CTRL_RESET_MASK
)
404 for (i
= rtl8366s_mib_counters
[counter
].length
; i
> 0; i
--) {
405 err
= rtl8366_smi_read_reg(smi
, addr
+ (i
- 1), &data
);
409 mibvalue
= (mibvalue
<< 16) | (data
& 0xFFFF);
416 static int rtl8366s_get_vlan_4k(struct rtl8366_smi
*smi
, u32 vid
,
417 struct rtl8366_vlan_4k
*vlan4k
)
423 memset(vlan4k
, '\0', sizeof(struct rtl8366_vlan_4k
));
425 if (vid
>= RTL8366S_NUM_VIDS
)
429 err
= rtl8366_smi_write_reg(smi
, RTL8366S_VLAN_TABLE_WRITE_BASE
,
430 vid
& RTL8366S_VLAN_VID_MASK
);
434 /* write table access control word */
435 err
= rtl8366_smi_write_reg(smi
, RTL8366S_TABLE_ACCESS_CTRL_REG
,
436 RTL8366S_TABLE_VLAN_READ_CTRL
);
440 for (i
= 0; i
< 2; i
++) {
441 err
= rtl8366_smi_read_reg(smi
,
442 RTL8366S_VLAN_TABLE_READ_BASE
+ i
,
449 vlan4k
->untag
= (data
[1] >> RTL8366S_VLAN_UNTAG_SHIFT
) &
450 RTL8366S_VLAN_UNTAG_MASK
;
451 vlan4k
->member
= data
[1] & RTL8366S_VLAN_MEMBER_MASK
;
452 vlan4k
->fid
= (data
[1] >> RTL8366S_VLAN_FID_SHIFT
) &
453 RTL8366S_VLAN_FID_MASK
;
458 static int rtl8366s_set_vlan_4k(struct rtl8366_smi
*smi
,
459 const struct rtl8366_vlan_4k
*vlan4k
)
465 if (vlan4k
->vid
>= RTL8366S_NUM_VIDS
||
466 vlan4k
->member
> RTL8366S_VLAN_MEMBER_MASK
||
467 vlan4k
->untag
> RTL8366S_VLAN_UNTAG_MASK
||
468 vlan4k
->fid
> RTL8366S_FIDMAX
)
471 data
[0] = vlan4k
->vid
& RTL8366S_VLAN_VID_MASK
;
472 data
[1] = (vlan4k
->member
& RTL8366S_VLAN_MEMBER_MASK
) |
473 ((vlan4k
->untag
& RTL8366S_VLAN_UNTAG_MASK
) <<
474 RTL8366S_VLAN_UNTAG_SHIFT
) |
475 ((vlan4k
->fid
& RTL8366S_VLAN_FID_MASK
) <<
476 RTL8366S_VLAN_FID_SHIFT
);
478 for (i
= 0; i
< 2; i
++) {
479 err
= rtl8366_smi_write_reg(smi
,
480 RTL8366S_VLAN_TABLE_WRITE_BASE
+ i
,
486 /* write table access control word */
487 err
= rtl8366_smi_write_reg(smi
, RTL8366S_TABLE_ACCESS_CTRL_REG
,
488 RTL8366S_TABLE_VLAN_WRITE_CTRL
);
493 static int rtl8366s_get_vlan_mc(struct rtl8366_smi
*smi
, u32 index
,
494 struct rtl8366_vlan_mc
*vlanmc
)
500 memset(vlanmc
, '\0', sizeof(struct rtl8366_vlan_mc
));
502 if (index
>= RTL8366S_NUM_VLANS
)
505 for (i
= 0; i
< 2; i
++) {
506 err
= rtl8366_smi_read_reg(smi
,
507 RTL8366S_VLAN_MC_BASE(index
) + i
,
513 vlanmc
->vid
= data
[0] & RTL8366S_VLAN_VID_MASK
;
514 vlanmc
->priority
= (data
[0] >> RTL8366S_VLAN_PRIORITY_SHIFT
) &
515 RTL8366S_VLAN_PRIORITY_MASK
;
516 vlanmc
->untag
= (data
[1] >> RTL8366S_VLAN_UNTAG_SHIFT
) &
517 RTL8366S_VLAN_UNTAG_MASK
;
518 vlanmc
->member
= data
[1] & RTL8366S_VLAN_MEMBER_MASK
;
519 vlanmc
->fid
= (data
[1] >> RTL8366S_VLAN_FID_SHIFT
) &
520 RTL8366S_VLAN_FID_MASK
;
525 static int rtl8366s_set_vlan_mc(struct rtl8366_smi
*smi
, u32 index
,
526 const struct rtl8366_vlan_mc
*vlanmc
)
532 if (index
>= RTL8366S_NUM_VLANS
||
533 vlanmc
->vid
>= RTL8366S_NUM_VIDS
||
534 vlanmc
->priority
> RTL8366S_PRIORITYMAX
||
535 vlanmc
->member
> RTL8366S_VLAN_MEMBER_MASK
||
536 vlanmc
->untag
> RTL8366S_VLAN_UNTAG_MASK
||
537 vlanmc
->fid
> RTL8366S_FIDMAX
)
540 data
[0] = (vlanmc
->vid
& RTL8366S_VLAN_VID_MASK
) |
541 ((vlanmc
->priority
& RTL8366S_VLAN_PRIORITY_MASK
) <<
542 RTL8366S_VLAN_PRIORITY_SHIFT
);
543 data
[1] = (vlanmc
->member
& RTL8366S_VLAN_MEMBER_MASK
) |
544 ((vlanmc
->untag
& RTL8366S_VLAN_UNTAG_MASK
) <<
545 RTL8366S_VLAN_UNTAG_SHIFT
) |
546 ((vlanmc
->fid
& RTL8366S_VLAN_FID_MASK
) <<
547 RTL8366S_VLAN_FID_SHIFT
);
549 for (i
= 0; i
< 2; i
++) {
550 err
= rtl8366_smi_write_reg(smi
,
551 RTL8366S_VLAN_MC_BASE(index
) + i
,
560 static int rtl8366s_get_mc_index(struct rtl8366_smi
*smi
, int port
, int *val
)
565 if (port
>= RTL8366S_NUM_PORTS
)
568 err
= rtl8366_smi_read_reg(smi
, RTL8366S_PORT_VLAN_CTRL_REG(port
),
573 *val
= (data
>> RTL8366S_PORT_VLAN_CTRL_SHIFT(port
)) &
574 RTL8366S_PORT_VLAN_CTRL_MASK
;
579 static int rtl8366s_set_mc_index(struct rtl8366_smi
*smi
, int port
, int index
)
581 if (port
>= RTL8366S_NUM_PORTS
|| index
>= RTL8366S_NUM_VLANS
)
584 return rtl8366_smi_rmwr(smi
, RTL8366S_PORT_VLAN_CTRL_REG(port
),
585 RTL8366S_PORT_VLAN_CTRL_MASK
<<
586 RTL8366S_PORT_VLAN_CTRL_SHIFT(port
),
587 (index
& RTL8366S_PORT_VLAN_CTRL_MASK
) <<
588 RTL8366S_PORT_VLAN_CTRL_SHIFT(port
));
591 static int rtl8366s_enable_vlan(struct rtl8366_smi
*smi
, int enable
)
593 return rtl8366_smi_rmwr(smi
, RTL8366S_SGCR
, RTL8366S_SGCR_EN_VLAN
,
594 (enable
) ? RTL8366S_SGCR_EN_VLAN
: 0);
597 static int rtl8366s_enable_vlan4k(struct rtl8366_smi
*smi
, int enable
)
599 return rtl8366_smi_rmwr(smi
, RTL8366S_VLAN_TB_CTRL_REG
,
600 1, (enable
) ? 1 : 0);
603 static int rtl8366s_is_vlan_valid(struct rtl8366_smi
*smi
, unsigned vlan
)
605 unsigned max
= RTL8366S_NUM_VLANS
;
607 if (smi
->vlan4k_enabled
)
608 max
= RTL8366S_NUM_VIDS
- 1;
610 if (vlan
== 0 || vlan
>= max
)
616 static int rtl8366s_enable_port(struct rtl8366_smi
*smi
, int port
, int enable
)
618 return rtl8366_smi_rmwr(smi
, RTL8366S_PECR
, (1 << port
),
619 (enable
) ? 0 : (1 << port
));
622 static int rtl8366s_sw_reset_mibs(struct switch_dev
*dev
,
623 const struct switch_attr
*attr
,
624 struct switch_val
*val
)
626 struct rtl8366_smi
*smi
= sw_to_rtl8366_smi(dev
);
628 return rtl8366_smi_rmwr(smi
, RTL8366S_MIB_CTRL_REG
, 0, (1 << 2));
631 static int rtl8366s_sw_get_blinkrate(struct switch_dev
*dev
,
632 const struct switch_attr
*attr
,
633 struct switch_val
*val
)
635 struct rtl8366_smi
*smi
= sw_to_rtl8366_smi(dev
);
638 rtl8366_smi_read_reg(smi
, RTL8366S_LED_BLINKRATE_REG
, &data
);
640 val
->value
.i
= (data
& (RTL8366S_LED_BLINKRATE_MASK
));
645 static int rtl8366s_sw_set_blinkrate(struct switch_dev
*dev
,
646 const struct switch_attr
*attr
,
647 struct switch_val
*val
)
649 struct rtl8366_smi
*smi
= sw_to_rtl8366_smi(dev
);
651 if (val
->value
.i
>= 6)
654 return rtl8366_smi_rmwr(smi
, RTL8366S_LED_BLINKRATE_REG
,
655 RTL8366S_LED_BLINKRATE_MASK
,
659 static int rtl8366s_sw_get_learning_enable(struct switch_dev
*dev
,
660 const struct switch_attr
*attr
,
661 struct switch_val
*val
)
663 struct rtl8366_smi
*smi
= sw_to_rtl8366_smi(dev
);
666 rtl8366_smi_read_reg(smi
,RTL8366S_SSCR0
, &data
);
667 val
->value
.i
= !data
;
673 static int rtl8366s_sw_set_learning_enable(struct switch_dev
*dev
,
674 const struct switch_attr
*attr
,
675 struct switch_val
*val
)
677 struct rtl8366_smi
*smi
= sw_to_rtl8366_smi(dev
);
682 portmask
= RTL8366S_PORT_ALL
;
684 /* set learning for all ports */
685 REG_WR(smi
, RTL8366S_SSCR0
, portmask
);
687 /* set auto ageing for all ports */
688 REG_WR(smi
, RTL8366S_SSCR1
, portmask
);
694 static const char *rtl8366s_speed_str(unsigned speed
)
708 static int rtl8366s_sw_get_port_link(struct switch_dev
*dev
,
709 const struct switch_attr
*attr
,
710 struct switch_val
*val
)
712 struct rtl8366_smi
*smi
= sw_to_rtl8366_smi(dev
);
713 u32 len
= 0, data
= 0;
715 if (val
->port_vlan
>= RTL8366S_NUM_PORTS
)
718 memset(smi
->buf
, '\0', sizeof(smi
->buf
));
719 rtl8366_smi_read_reg(smi
, RTL8366S_PORT_LINK_STATUS_BASE
+
720 (val
->port_vlan
/ 2), &data
);
722 if (val
->port_vlan
% 2)
725 if (data
& RTL8366S_PORT_STATUS_LINK_MASK
) {
726 len
= snprintf(smi
->buf
, sizeof(smi
->buf
),
727 "port:%d link:up speed:%s %s-duplex %s%s%s",
729 rtl8366s_speed_str(data
&
730 RTL8366S_PORT_STATUS_SPEED_MASK
),
731 (data
& RTL8366S_PORT_STATUS_DUPLEX_MASK
) ?
733 (data
& RTL8366S_PORT_STATUS_TXPAUSE_MASK
) ?
735 (data
& RTL8366S_PORT_STATUS_RXPAUSE_MASK
) ?
737 (data
& RTL8366S_PORT_STATUS_AN_MASK
) ?
740 len
= snprintf(smi
->buf
, sizeof(smi
->buf
), "port:%d link: down",
744 val
->value
.s
= smi
->buf
;
750 static int rtl8366s_sw_set_port_led(struct switch_dev
*dev
,
751 const struct switch_attr
*attr
,
752 struct switch_val
*val
)
754 struct rtl8366_smi
*smi
= sw_to_rtl8366_smi(dev
);
759 if (val
->port_vlan
>= RTL8366S_NUM_PORTS
||
760 (1 << val
->port_vlan
) == RTL8366S_PORT_UNKNOWN
)
763 if (val
->port_vlan
== RTL8366S_PORT_NUM_CPU
) {
764 reg
= RTL8366S_LED_BLINKRATE_REG
;
766 data
= val
->value
.i
<< 4;
768 reg
= RTL8366S_LED_CTRL_REG
;
769 mask
= 0xF << (val
->port_vlan
* 4),
770 data
= val
->value
.i
<< (val
->port_vlan
* 4);
773 return rtl8366_smi_rmwr(smi
, reg
, mask
, data
);
776 static int rtl8366s_sw_get_port_led(struct switch_dev
*dev
,
777 const struct switch_attr
*attr
,
778 struct switch_val
*val
)
780 struct rtl8366_smi
*smi
= sw_to_rtl8366_smi(dev
);
783 if (val
->port_vlan
>= RTL8366S_NUM_LEDGROUPS
)
786 rtl8366_smi_read_reg(smi
, RTL8366S_LED_CTRL_REG
, &data
);
787 val
->value
.i
= (data
>> (val
->port_vlan
* 4)) & 0x000F;
792 static int rtl8366s_sw_reset_port_mibs(struct switch_dev
*dev
,
793 const struct switch_attr
*attr
,
794 struct switch_val
*val
)
796 struct rtl8366_smi
*smi
= sw_to_rtl8366_smi(dev
);
798 if (val
->port_vlan
>= RTL8366S_NUM_PORTS
)
802 return rtl8366_smi_rmwr(smi
, RTL8366S_MIB_CTRL_REG
,
803 0, (1 << (val
->port_vlan
+ 3)));
806 static int rtl8366s_sw_reset_switch(struct switch_dev
*dev
)
808 struct rtl8366_smi
*smi
= sw_to_rtl8366_smi(dev
);
811 err
= rtl8366s_reset_chip(smi
);
815 err
= rtl8366s_hw_init(smi
);
819 err
= rtl8366_reset_vlan(smi
);
823 err
= rtl8366_enable_vlan(smi
, 1);
827 return rtl8366_enable_all_ports(smi
, 1);
830 static struct switch_attr rtl8366s_globals
[] = {
832 .type
= SWITCH_TYPE_INT
,
833 .name
= "enable_learning",
834 .description
= "Enable learning, enable aging",
835 .set
= rtl8366s_sw_set_learning_enable
,
836 .get
= rtl8366s_sw_get_learning_enable
,
839 .type
= SWITCH_TYPE_INT
,
840 .name
= "enable_vlan",
841 .description
= "Enable VLAN mode",
842 .set
= rtl8366_sw_set_vlan_enable
,
843 .get
= rtl8366_sw_get_vlan_enable
,
847 .type
= SWITCH_TYPE_INT
,
848 .name
= "enable_vlan4k",
849 .description
= "Enable VLAN 4K mode",
850 .set
= rtl8366_sw_set_vlan_enable
,
851 .get
= rtl8366_sw_get_vlan_enable
,
855 .type
= SWITCH_TYPE_NOVAL
,
856 .name
= "reset_mibs",
857 .description
= "Reset all MIB counters",
858 .set
= rtl8366s_sw_reset_mibs
,
860 .type
= SWITCH_TYPE_INT
,
862 .description
= "Get/Set LED blinking rate (0 = 43ms, 1 = 84ms,"
863 " 2 = 120ms, 3 = 170ms, 4 = 340ms, 5 = 670ms)",
864 .set
= rtl8366s_sw_set_blinkrate
,
865 .get
= rtl8366s_sw_get_blinkrate
,
870 static struct switch_attr rtl8366s_port
[] = {
872 .type
= SWITCH_TYPE_STRING
,
874 .description
= "Get port link information",
877 .get
= rtl8366s_sw_get_port_link
,
879 .type
= SWITCH_TYPE_NOVAL
,
881 .description
= "Reset single port MIB counters",
882 .set
= rtl8366s_sw_reset_port_mibs
,
884 .type
= SWITCH_TYPE_STRING
,
886 .description
= "Get MIB counters for port",
889 .get
= rtl8366_sw_get_port_mib
,
891 .type
= SWITCH_TYPE_INT
,
893 .description
= "Get/Set port group (0 - 3) led mode (0 - 15)",
895 .set
= rtl8366s_sw_set_port_led
,
896 .get
= rtl8366s_sw_get_port_led
,
900 static struct switch_attr rtl8366s_vlan
[] = {
902 .type
= SWITCH_TYPE_STRING
,
904 .description
= "Get vlan information",
907 .get
= rtl8366_sw_get_vlan_info
,
909 .type
= SWITCH_TYPE_INT
,
911 .description
= "Get/Set vlan FID",
912 .max
= RTL8366S_FIDMAX
,
913 .set
= rtl8366_sw_set_vlan_fid
,
914 .get
= rtl8366_sw_get_vlan_fid
,
918 static const struct switch_dev_ops rtl8366_ops
= {
920 .attr
= rtl8366s_globals
,
921 .n_attr
= ARRAY_SIZE(rtl8366s_globals
),
924 .attr
= rtl8366s_port
,
925 .n_attr
= ARRAY_SIZE(rtl8366s_port
),
928 .attr
= rtl8366s_vlan
,
929 .n_attr
= ARRAY_SIZE(rtl8366s_vlan
),
932 .get_vlan_ports
= rtl8366_sw_get_vlan_ports
,
933 .set_vlan_ports
= rtl8366_sw_set_vlan_ports
,
934 .get_port_pvid
= rtl8366_sw_get_port_pvid
,
935 .set_port_pvid
= rtl8366_sw_set_port_pvid
,
936 .reset_switch
= rtl8366s_sw_reset_switch
,
939 static int rtl8366s_switch_init(struct rtl8366_smi
*smi
)
941 struct switch_dev
*dev
= &smi
->sw_dev
;
944 dev
->name
= "RTL8366S";
945 dev
->cpu_port
= RTL8366S_PORT_NUM_CPU
;
946 dev
->ports
= RTL8366S_NUM_PORTS
;
947 dev
->vlans
= RTL8366S_NUM_VIDS
;
948 dev
->ops
= &rtl8366_ops
;
949 dev
->devname
= dev_name(smi
->parent
);
951 err
= register_switch(dev
, NULL
);
953 dev_err(smi
->parent
, "switch registration failed\n");
958 static void rtl8366s_switch_cleanup(struct rtl8366_smi
*smi
)
960 unregister_switch(&smi
->sw_dev
);
963 static int rtl8366s_mii_read(struct mii_bus
*bus
, int addr
, int reg
)
965 struct rtl8366_smi
*smi
= bus
->priv
;
969 err
= rtl8366s_read_phy_reg(smi
, addr
, 0, reg
, &val
);
976 static int rtl8366s_mii_write(struct mii_bus
*bus
, int addr
, int reg
, u16 val
)
978 struct rtl8366_smi
*smi
= bus
->priv
;
982 err
= rtl8366s_write_phy_reg(smi
, addr
, 0, reg
, val
);
984 (void) rtl8366s_read_phy_reg(smi
, addr
, 0, reg
, &t
);
989 static int rtl8366s_mii_bus_match(struct mii_bus
*bus
)
991 return (bus
->read
== rtl8366s_mii_read
&&
992 bus
->write
== rtl8366s_mii_write
);
995 static int rtl8366s_setup(struct rtl8366_smi
*smi
)
999 ret
= rtl8366s_reset_chip(smi
);
1003 ret
= rtl8366s_hw_init(smi
);
1007 static int rtl8366s_detect(struct rtl8366_smi
*smi
)
1013 ret
= rtl8366_smi_read_reg(smi
, RTL8366S_CHIP_ID_REG
, &chip_id
);
1015 dev_err(smi
->parent
, "unable to read chip id\n");
1020 case RTL8366S_CHIP_ID_8366
:
1023 dev_err(smi
->parent
, "unknown chip id (%04x)\n", chip_id
);
1027 ret
= rtl8366_smi_read_reg(smi
, RTL8366S_CHIP_VERSION_CTRL_REG
,
1030 dev_err(smi
->parent
, "unable to read chip version\n");
1034 dev_info(smi
->parent
, "RTL%04x ver. %u chip found\n",
1035 chip_id
, chip_ver
& RTL8366S_CHIP_VERSION_MASK
);
1040 static struct rtl8366_smi_ops rtl8366s_smi_ops
= {
1041 .detect
= rtl8366s_detect
,
1042 .setup
= rtl8366s_setup
,
1044 .mii_read
= rtl8366s_mii_read
,
1045 .mii_write
= rtl8366s_mii_write
,
1047 .get_vlan_mc
= rtl8366s_get_vlan_mc
,
1048 .set_vlan_mc
= rtl8366s_set_vlan_mc
,
1049 .get_vlan_4k
= rtl8366s_get_vlan_4k
,
1050 .set_vlan_4k
= rtl8366s_set_vlan_4k
,
1051 .get_mc_index
= rtl8366s_get_mc_index
,
1052 .set_mc_index
= rtl8366s_set_mc_index
,
1053 .get_mib_counter
= rtl8366_get_mib_counter
,
1054 .is_vlan_valid
= rtl8366s_is_vlan_valid
,
1055 .enable_vlan
= rtl8366s_enable_vlan
,
1056 .enable_vlan4k
= rtl8366s_enable_vlan4k
,
1057 .enable_port
= rtl8366s_enable_port
,
1060 static int __devinit
rtl8366s_probe(struct platform_device
*pdev
)
1062 static int rtl8366_smi_version_printed
;
1063 struct rtl8366s_platform_data
*pdata
;
1064 struct rtl8366_smi
*smi
;
1067 if (!rtl8366_smi_version_printed
++)
1068 printk(KERN_NOTICE RTL8366S_DRIVER_DESC
1069 " version " RTL8366S_DRIVER_VER
"\n");
1071 pdata
= pdev
->dev
.platform_data
;
1073 dev_err(&pdev
->dev
, "no platform data specified\n");
1078 smi
= rtl8366_smi_alloc(&pdev
->dev
);
1084 smi
->gpio_sda
= pdata
->gpio_sda
;
1085 smi
->gpio_sck
= pdata
->gpio_sck
;
1086 smi
->ops
= &rtl8366s_smi_ops
;
1087 smi
->cpu_port
= RTL8366S_PORT_NUM_CPU
;
1088 smi
->num_ports
= RTL8366S_NUM_PORTS
;
1089 smi
->num_vlan_mc
= RTL8366S_NUM_VLANS
;
1090 smi
->mib_counters
= rtl8366s_mib_counters
;
1091 smi
->num_mib_counters
= ARRAY_SIZE(rtl8366s_mib_counters
);
1093 err
= rtl8366_smi_init(smi
);
1097 platform_set_drvdata(pdev
, smi
);
1099 err
= rtl8366s_switch_init(smi
);
1101 goto err_clear_drvdata
;
1106 platform_set_drvdata(pdev
, NULL
);
1107 rtl8366_smi_cleanup(smi
);
1114 static int rtl8366s_phy_config_init(struct phy_device
*phydev
)
1116 if (!rtl8366s_mii_bus_match(phydev
->bus
))
1122 static int rtl8366s_phy_config_aneg(struct phy_device
*phydev
)
1124 /* phy 4 might be connected to a second mac, allow aneg config */
1125 if (phydev
->addr
== RTL8366S_PHY_WAN
)
1126 return genphy_config_aneg(phydev
);
1131 static struct phy_driver rtl8366s_phy_driver
= {
1132 .phy_id
= 0x001cc960,
1133 .name
= "Realtek RTL8366S",
1134 .phy_id_mask
= 0x1ffffff0,
1135 .features
= PHY_GBIT_FEATURES
,
1136 .config_aneg
= rtl8366s_phy_config_aneg
,
1137 .config_init
= rtl8366s_phy_config_init
,
1138 .read_status
= genphy_read_status
,
1140 .owner
= THIS_MODULE
,
1144 static int __devexit
rtl8366s_remove(struct platform_device
*pdev
)
1146 struct rtl8366_smi
*smi
= platform_get_drvdata(pdev
);
1149 rtl8366s_switch_cleanup(smi
);
1150 platform_set_drvdata(pdev
, NULL
);
1151 rtl8366_smi_cleanup(smi
);
1158 static struct platform_driver rtl8366s_driver
= {
1160 .name
= RTL8366S_DRIVER_NAME
,
1161 .owner
= THIS_MODULE
,
1163 .probe
= rtl8366s_probe
,
1164 .remove
= __devexit_p(rtl8366s_remove
),
1167 static int __init
rtl8366s_module_init(void)
1170 ret
= platform_driver_register(&rtl8366s_driver
);
1174 ret
= phy_driver_register(&rtl8366s_phy_driver
);
1176 goto err_platform_unregister
;
1180 err_platform_unregister
:
1181 platform_driver_unregister(&rtl8366s_driver
);
1184 module_init(rtl8366s_module_init
);
1186 static void __exit
rtl8366s_module_exit(void)
1188 phy_driver_unregister(&rtl8366s_phy_driver
);
1189 platform_driver_unregister(&rtl8366s_driver
);
1191 module_exit(rtl8366s_module_exit
);
1193 MODULE_DESCRIPTION(RTL8366S_DRIVER_DESC
);
1194 MODULE_VERSION(RTL8366S_DRIVER_VER
);
1195 MODULE_AUTHOR("Gabor Juhos <juhosg@openwrt.org>");
1196 MODULE_AUTHOR("Antti Seppälä <a.seppala@gmail.com>");
1197 MODULE_LICENSE("GPL v2");
1198 MODULE_ALIAS("platform:" RTL8366S_DRIVER_NAME
);