ar71xx: fix ethernet PLL setting on ar7242
[openwrt.git] / target / linux / ar71xx / files / drivers / net / ag71xx / ag71xx.h
1 /*
2 * Atheros AR71xx built-in ethernet mac driver
3 *
4 * Copyright (C) 2008-2010 Gabor Juhos <juhosg@openwrt.org>
5 * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
6 *
7 * Based on Atheros' AG7100 driver
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License version 2 as published
11 * by the Free Software Foundation.
12 */
13
14 #ifndef __AG71XX_H
15 #define __AG71XX_H
16
17 #include <linux/kernel.h>
18 #include <linux/version.h>
19 #include <linux/module.h>
20 #include <linux/init.h>
21 #include <linux/types.h>
22 #include <linux/random.h>
23 #include <linux/spinlock.h>
24 #include <linux/interrupt.h>
25 #include <linux/platform_device.h>
26 #include <linux/ethtool.h>
27 #include <linux/etherdevice.h>
28 #include <linux/if_vlan.h>
29 #include <linux/phy.h>
30 #include <linux/skbuff.h>
31 #include <linux/dma-mapping.h>
32 #include <linux/workqueue.h>
33
34 #include <linux/bitops.h>
35
36 #include <asm/mach-ar71xx/ar71xx.h>
37 #include <asm/mach-ar71xx/platform.h>
38
39 #define AG71XX_DRV_NAME "ag71xx"
40 #define AG71XX_DRV_VERSION "0.5.35"
41
42 #define AG71XX_NAPI_WEIGHT 64
43 #define AG71XX_OOM_REFILL (1 + HZ/10)
44
45 #define AG71XX_INT_ERR (AG71XX_INT_RX_BE | AG71XX_INT_TX_BE)
46 #define AG71XX_INT_TX (AG71XX_INT_TX_PS)
47 #define AG71XX_INT_RX (AG71XX_INT_RX_PR | AG71XX_INT_RX_OF)
48
49 #define AG71XX_INT_POLL (AG71XX_INT_RX | AG71XX_INT_TX)
50 #define AG71XX_INT_INIT (AG71XX_INT_ERR | AG71XX_INT_POLL)
51
52 #define AG71XX_TX_MTU_LEN 1540
53 #define AG71XX_RX_PKT_RESERVE 64
54 #define AG71XX_RX_PKT_SIZE \
55 (AG71XX_RX_PKT_RESERVE + ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)
56
57 #define AG71XX_TX_RING_SIZE_DEFAULT 64
58 #define AG71XX_RX_RING_SIZE_DEFAULT 128
59
60 #define AG71XX_TX_RING_SIZE_MAX 256
61 #define AG71XX_RX_RING_SIZE_MAX 256
62
63 #ifdef CONFIG_AG71XX_DEBUG
64 #define DBG(fmt, args...) printk(KERN_DEBUG fmt, ## args)
65 #else
66 #define DBG(fmt, args...) do {} while (0)
67 #endif
68
69 #define ag71xx_assert(_cond) \
70 do { \
71 if (_cond) \
72 break; \
73 printk("%s,%d: assertion failed\n", __FILE__, __LINE__); \
74 BUG(); \
75 } while (0)
76
77 struct ag71xx_desc {
78 u32 data;
79 u32 ctrl;
80 #define DESC_EMPTY BIT(31)
81 #define DESC_MORE BIT(24)
82 #define DESC_PKTLEN_M 0xfff
83 u32 next;
84 u32 pad;
85 } __attribute__((aligned(4)));
86
87 struct ag71xx_buf {
88 struct sk_buff *skb;
89 struct ag71xx_desc *desc;
90 dma_addr_t dma_addr;
91 unsigned long timestamp;
92 };
93
94 struct ag71xx_ring {
95 struct ag71xx_buf *buf;
96 u8 *descs_cpu;
97 dma_addr_t descs_dma;
98 unsigned int desc_size;
99 unsigned int curr;
100 unsigned int dirty;
101 unsigned int size;
102 };
103
104 struct ag71xx_mdio {
105 struct mii_bus *mii_bus;
106 int mii_irq[PHY_MAX_ADDR];
107 void __iomem *mdio_base;
108 struct ag71xx_mdio_platform_data *pdata;
109 };
110
111 struct ag71xx_int_stats {
112 unsigned long rx_pr;
113 unsigned long rx_be;
114 unsigned long rx_of;
115 unsigned long tx_ps;
116 unsigned long tx_be;
117 unsigned long tx_ur;
118 unsigned long total;
119 };
120
121 struct ag71xx_napi_stats {
122 unsigned long napi_calls;
123 unsigned long rx_count;
124 unsigned long rx_packets;
125 unsigned long rx_packets_max;
126 unsigned long tx_count;
127 unsigned long tx_packets;
128 unsigned long tx_packets_max;
129
130 unsigned long rx[AG71XX_NAPI_WEIGHT + 1];
131 unsigned long tx[AG71XX_NAPI_WEIGHT + 1];
132 };
133
134 struct ag71xx_debug {
135 struct dentry *debugfs_dir;
136
137 struct ag71xx_int_stats int_stats;
138 struct ag71xx_napi_stats napi_stats;
139 };
140
141 struct ag71xx {
142 void __iomem *mac_base;
143 void __iomem *mii_ctrl;
144
145 spinlock_t lock;
146 struct platform_device *pdev;
147 struct net_device *dev;
148 struct napi_struct napi;
149 u32 msg_enable;
150
151 struct ag71xx_desc *stop_desc;
152 dma_addr_t stop_desc_dma;
153
154 struct ag71xx_ring rx_ring;
155 struct ag71xx_ring tx_ring;
156
157 struct mii_bus *mii_bus;
158 struct phy_device *phy_dev;
159 void *phy_priv;
160
161 unsigned int link;
162 unsigned int speed;
163 int duplex;
164
165 struct work_struct restart_work;
166 struct delayed_work link_work;
167 struct timer_list oom_timer;
168
169 #ifdef CONFIG_AG71XX_DEBUG_FS
170 struct ag71xx_debug debug;
171 #endif
172 };
173
174 extern struct ethtool_ops ag71xx_ethtool_ops;
175 void ag71xx_link_adjust(struct ag71xx *ag);
176
177 int ag71xx_mdio_driver_init(void) __init;
178 void ag71xx_mdio_driver_exit(void);
179
180 int ag71xx_phy_connect(struct ag71xx *ag);
181 void ag71xx_phy_disconnect(struct ag71xx *ag);
182 void ag71xx_phy_start(struct ag71xx *ag);
183 void ag71xx_phy_stop(struct ag71xx *ag);
184
185 static inline struct ag71xx_platform_data *ag71xx_get_pdata(struct ag71xx *ag)
186 {
187 return ag->pdev->dev.platform_data;
188 }
189
190 static inline int ag71xx_desc_empty(struct ag71xx_desc *desc)
191 {
192 return (desc->ctrl & DESC_EMPTY) != 0;
193 }
194
195 static inline int ag71xx_desc_pktlen(struct ag71xx_desc *desc)
196 {
197 return desc->ctrl & DESC_PKTLEN_M;
198 }
199
200 /* Register offsets */
201 #define AG71XX_REG_MAC_CFG1 0x0000
202 #define AG71XX_REG_MAC_CFG2 0x0004
203 #define AG71XX_REG_MAC_IPG 0x0008
204 #define AG71XX_REG_MAC_HDX 0x000c
205 #define AG71XX_REG_MAC_MFL 0x0010
206 #define AG71XX_REG_MII_CFG 0x0020
207 #define AG71XX_REG_MII_CMD 0x0024
208 #define AG71XX_REG_MII_ADDR 0x0028
209 #define AG71XX_REG_MII_CTRL 0x002c
210 #define AG71XX_REG_MII_STATUS 0x0030
211 #define AG71XX_REG_MII_IND 0x0034
212 #define AG71XX_REG_MAC_IFCTL 0x0038
213 #define AG71XX_REG_MAC_ADDR1 0x0040
214 #define AG71XX_REG_MAC_ADDR2 0x0044
215 #define AG71XX_REG_FIFO_CFG0 0x0048
216 #define AG71XX_REG_FIFO_CFG1 0x004c
217 #define AG71XX_REG_FIFO_CFG2 0x0050
218 #define AG71XX_REG_FIFO_CFG3 0x0054
219 #define AG71XX_REG_FIFO_CFG4 0x0058
220 #define AG71XX_REG_FIFO_CFG5 0x005c
221 #define AG71XX_REG_FIFO_RAM0 0x0060
222 #define AG71XX_REG_FIFO_RAM1 0x0064
223 #define AG71XX_REG_FIFO_RAM2 0x0068
224 #define AG71XX_REG_FIFO_RAM3 0x006c
225 #define AG71XX_REG_FIFO_RAM4 0x0070
226 #define AG71XX_REG_FIFO_RAM5 0x0074
227 #define AG71XX_REG_FIFO_RAM6 0x0078
228 #define AG71XX_REG_FIFO_RAM7 0x007c
229
230 #define AG71XX_REG_TX_CTRL 0x0180
231 #define AG71XX_REG_TX_DESC 0x0184
232 #define AG71XX_REG_TX_STATUS 0x0188
233 #define AG71XX_REG_RX_CTRL 0x018c
234 #define AG71XX_REG_RX_DESC 0x0190
235 #define AG71XX_REG_RX_STATUS 0x0194
236 #define AG71XX_REG_INT_ENABLE 0x0198
237 #define AG71XX_REG_INT_STATUS 0x019c
238
239 #define AG71XX_REG_FIFO_DEPTH 0x01a8
240 #define AG71XX_REG_RX_SM 0x01b0
241 #define AG71XX_REG_TX_SM 0x01b4
242
243 #define MAC_CFG1_TXE BIT(0) /* Tx Enable */
244 #define MAC_CFG1_STX BIT(1) /* Synchronize Tx Enable */
245 #define MAC_CFG1_RXE BIT(2) /* Rx Enable */
246 #define MAC_CFG1_SRX BIT(3) /* Synchronize Rx Enable */
247 #define MAC_CFG1_TFC BIT(4) /* Tx Flow Control Enable */
248 #define MAC_CFG1_RFC BIT(5) /* Rx Flow Control Enable */
249 #define MAC_CFG1_LB BIT(8) /* Loopback mode */
250 #define MAC_CFG1_SR BIT(31) /* Soft Reset */
251
252 #define MAC_CFG2_FDX BIT(0)
253 #define MAC_CFG2_CRC_EN BIT(1)
254 #define MAC_CFG2_PAD_CRC_EN BIT(2)
255 #define MAC_CFG2_LEN_CHECK BIT(4)
256 #define MAC_CFG2_HUGE_FRAME_EN BIT(5)
257 #define MAC_CFG2_IF_1000 BIT(9)
258 #define MAC_CFG2_IF_10_100 BIT(8)
259
260 #define FIFO_CFG0_WTM BIT(0) /* Watermark Module */
261 #define FIFO_CFG0_RXS BIT(1) /* Rx System Module */
262 #define FIFO_CFG0_RXF BIT(2) /* Rx Fabric Module */
263 #define FIFO_CFG0_TXS BIT(3) /* Tx System Module */
264 #define FIFO_CFG0_TXF BIT(4) /* Tx Fabric Module */
265 #define FIFO_CFG0_ALL (FIFO_CFG0_WTM | FIFO_CFG0_RXS | FIFO_CFG0_RXF \
266 | FIFO_CFG0_TXS | FIFO_CFG0_TXF)
267
268 #define FIFO_CFG0_ENABLE_SHIFT 8
269
270 #define FIFO_CFG4_DE BIT(0) /* Drop Event */
271 #define FIFO_CFG4_DV BIT(1) /* RX_DV Event */
272 #define FIFO_CFG4_FC BIT(2) /* False Carrier */
273 #define FIFO_CFG4_CE BIT(3) /* Code Error */
274 #define FIFO_CFG4_CR BIT(4) /* CRC error */
275 #define FIFO_CFG4_LM BIT(5) /* Length Mismatch */
276 #define FIFO_CFG4_LO BIT(6) /* Length out of range */
277 #define FIFO_CFG4_OK BIT(7) /* Packet is OK */
278 #define FIFO_CFG4_MC BIT(8) /* Multicast Packet */
279 #define FIFO_CFG4_BC BIT(9) /* Broadcast Packet */
280 #define FIFO_CFG4_DR BIT(10) /* Dribble */
281 #define FIFO_CFG4_LE BIT(11) /* Long Event */
282 #define FIFO_CFG4_CF BIT(12) /* Control Frame */
283 #define FIFO_CFG4_PF BIT(13) /* Pause Frame */
284 #define FIFO_CFG4_UO BIT(14) /* Unsupported Opcode */
285 #define FIFO_CFG4_VT BIT(15) /* VLAN tag detected */
286 #define FIFO_CFG4_FT BIT(16) /* Frame Truncated */
287 #define FIFO_CFG4_UC BIT(17) /* Unicast Packet */
288
289 #define FIFO_CFG5_DE BIT(0) /* Drop Event */
290 #define FIFO_CFG5_DV BIT(1) /* RX_DV Event */
291 #define FIFO_CFG5_FC BIT(2) /* False Carrier */
292 #define FIFO_CFG5_CE BIT(3) /* Code Error */
293 #define FIFO_CFG5_LM BIT(4) /* Length Mismatch */
294 #define FIFO_CFG5_LO BIT(5) /* Length Out of Range */
295 #define FIFO_CFG5_OK BIT(6) /* Packet is OK */
296 #define FIFO_CFG5_MC BIT(7) /* Multicast Packet */
297 #define FIFO_CFG5_BC BIT(8) /* Broadcast Packet */
298 #define FIFO_CFG5_DR BIT(9) /* Dribble */
299 #define FIFO_CFG5_CF BIT(10) /* Control Frame */
300 #define FIFO_CFG5_PF BIT(11) /* Pause Frame */
301 #define FIFO_CFG5_UO BIT(12) /* Unsupported Opcode */
302 #define FIFO_CFG5_VT BIT(13) /* VLAN tag detected */
303 #define FIFO_CFG5_LE BIT(14) /* Long Event */
304 #define FIFO_CFG5_FT BIT(15) /* Frame Truncated */
305 #define FIFO_CFG5_16 BIT(16) /* unknown */
306 #define FIFO_CFG5_17 BIT(17) /* unknown */
307 #define FIFO_CFG5_SF BIT(18) /* Short Frame */
308 #define FIFO_CFG5_BM BIT(19) /* Byte Mode */
309
310 #define AG71XX_INT_TX_PS BIT(0)
311 #define AG71XX_INT_TX_UR BIT(1)
312 #define AG71XX_INT_TX_BE BIT(3)
313 #define AG71XX_INT_RX_PR BIT(4)
314 #define AG71XX_INT_RX_OF BIT(6)
315 #define AG71XX_INT_RX_BE BIT(7)
316
317 #define MAC_IFCTL_SPEED BIT(16)
318
319 #define MII_CFG_CLK_DIV_4 0
320 #define MII_CFG_CLK_DIV_6 2
321 #define MII_CFG_CLK_DIV_8 3
322 #define MII_CFG_CLK_DIV_10 4
323 #define MII_CFG_CLK_DIV_14 5
324 #define MII_CFG_CLK_DIV_20 6
325 #define MII_CFG_CLK_DIV_28 7
326 #define MII_CFG_RESET BIT(31)
327
328 #define MII_CMD_WRITE 0x0
329 #define MII_CMD_READ 0x1
330 #define MII_ADDR_SHIFT 8
331 #define MII_IND_BUSY BIT(0)
332 #define MII_IND_INVALID BIT(2)
333
334 #define TX_CTRL_TXE BIT(0) /* Tx Enable */
335
336 #define TX_STATUS_PS BIT(0) /* Packet Sent */
337 #define TX_STATUS_UR BIT(1) /* Tx Underrun */
338 #define TX_STATUS_BE BIT(3) /* Bus Error */
339
340 #define RX_CTRL_RXE BIT(0) /* Rx Enable */
341
342 #define RX_STATUS_PR BIT(0) /* Packet Received */
343 #define RX_STATUS_OF BIT(2) /* Rx Overflow */
344 #define RX_STATUS_BE BIT(3) /* Bus Error */
345
346 #define MII_CTRL_IF_MASK 3
347 #define MII_CTRL_SPEED_SHIFT 4
348 #define MII_CTRL_SPEED_MASK 3
349 #define MII_CTRL_SPEED_10 0
350 #define MII_CTRL_SPEED_100 1
351 #define MII_CTRL_SPEED_1000 2
352
353 static inline void ag71xx_check_reg_offset(struct ag71xx *ag, unsigned reg)
354 {
355 switch (reg) {
356 case AG71XX_REG_MAC_CFG1 ... AG71XX_REG_MAC_MFL:
357 case AG71XX_REG_MAC_IFCTL ... AG71XX_REG_INT_STATUS:
358 case AG71XX_REG_MII_CFG:
359 break;
360
361 default:
362 BUG();
363 }
364 }
365
366 static inline void ag71xx_wr(struct ag71xx *ag, unsigned reg, u32 value)
367 {
368 ag71xx_check_reg_offset(ag, reg);
369
370 __raw_writel(value, ag->mac_base + reg);
371 /* flush write */
372 (void) __raw_readl(ag->mac_base + reg);
373 }
374
375 static inline u32 ag71xx_rr(struct ag71xx *ag, unsigned reg)
376 {
377 ag71xx_check_reg_offset(ag, reg);
378
379 return __raw_readl(ag->mac_base + reg);
380 }
381
382 static inline void ag71xx_sb(struct ag71xx *ag, unsigned reg, u32 mask)
383 {
384 void __iomem *r;
385
386 ag71xx_check_reg_offset(ag, reg);
387
388 r = ag->mac_base + reg;
389 __raw_writel(__raw_readl(r) | mask, r);
390 /* flush write */
391 (void)__raw_readl(r);
392 }
393
394 static inline void ag71xx_cb(struct ag71xx *ag, unsigned reg, u32 mask)
395 {
396 void __iomem *r;
397
398 ag71xx_check_reg_offset(ag, reg);
399
400 r = ag->mac_base + reg;
401 __raw_writel(__raw_readl(r) & ~mask, r);
402 /* flush write */
403 (void) __raw_readl(r);
404 }
405
406 static inline void ag71xx_int_enable(struct ag71xx *ag, u32 ints)
407 {
408 ag71xx_sb(ag, AG71XX_REG_INT_ENABLE, ints);
409 }
410
411 static inline void ag71xx_int_disable(struct ag71xx *ag, u32 ints)
412 {
413 ag71xx_cb(ag, AG71XX_REG_INT_ENABLE, ints);
414 }
415
416 static inline void ag71xx_mii_ctrl_wr(struct ag71xx *ag, u32 value)
417 {
418 struct ag71xx_platform_data *pdata = ag71xx_get_pdata(ag);
419
420 if (pdata->is_ar724x)
421 return;
422
423 __raw_writel(value, ag->mii_ctrl);
424
425 /* flush write */
426 __raw_readl(ag->mii_ctrl);
427 }
428
429 static inline u32 ag71xx_mii_ctrl_rr(struct ag71xx *ag)
430 {
431 struct ag71xx_platform_data *pdata = ag71xx_get_pdata(ag);
432
433 if (pdata->is_ar724x)
434 return 0xffffffff;
435
436 return __raw_readl(ag->mii_ctrl);
437 }
438
439 static inline void ag71xx_mii_ctrl_set_if(struct ag71xx *ag,
440 unsigned int mii_if)
441 {
442 u32 t;
443
444 t = ag71xx_mii_ctrl_rr(ag);
445 t &= ~(MII_CTRL_IF_MASK);
446 t |= (mii_if & MII_CTRL_IF_MASK);
447 ag71xx_mii_ctrl_wr(ag, t);
448 }
449
450 static inline void ag71xx_mii_ctrl_set_speed(struct ag71xx *ag,
451 unsigned int speed)
452 {
453 u32 t;
454
455 t = ag71xx_mii_ctrl_rr(ag);
456 t &= ~(MII_CTRL_SPEED_MASK << MII_CTRL_SPEED_SHIFT);
457 t |= (speed & MII_CTRL_SPEED_MASK) << MII_CTRL_SPEED_SHIFT;
458 ag71xx_mii_ctrl_wr(ag, t);
459 }
460
461 #ifdef CONFIG_AG71XX_AR8216_SUPPORT
462 void ag71xx_add_ar8216_header(struct ag71xx *ag, struct sk_buff *skb);
463 int ag71xx_remove_ar8216_header(struct ag71xx *ag, struct sk_buff *skb,
464 int pktlen);
465 static inline int ag71xx_has_ar8216(struct ag71xx *ag)
466 {
467 return ag71xx_get_pdata(ag)->has_ar8216;
468 }
469 #else
470 static inline void ag71xx_add_ar8216_header(struct ag71xx *ag,
471 struct sk_buff *skb)
472 {
473 }
474
475 static inline int ag71xx_remove_ar8216_header(struct ag71xx *ag,
476 struct sk_buff *skb,
477 int pktlen)
478 {
479 return 0;
480 }
481 static inline int ag71xx_has_ar8216(struct ag71xx *ag)
482 {
483 return 0;
484 }
485 #endif
486
487 #ifdef CONFIG_AG71XX_DEBUG_FS
488 int ag71xx_debugfs_root_init(void);
489 void ag71xx_debugfs_root_exit(void);
490 int ag71xx_debugfs_init(struct ag71xx *ag);
491 void ag71xx_debugfs_exit(struct ag71xx *ag);
492 void ag71xx_debugfs_update_int_stats(struct ag71xx *ag, u32 status);
493 void ag71xx_debugfs_update_napi_stats(struct ag71xx *ag, int rx, int tx);
494 #else
495 static inline int ag71xx_debugfs_root_init(void) { return 0; }
496 static inline void ag71xx_debugfs_root_exit(void) {}
497 static inline int ag71xx_debugfs_init(struct ag71xx *ag) { return 0; }
498 static inline void ag71xx_debugfs_exit(struct ag71xx *ag) {}
499 static inline void ag71xx_debugfs_update_int_stats(struct ag71xx *ag,
500 u32 status) {}
501 static inline void ag71xx_debugfs_update_napi_stats(struct ag71xx *ag,
502 int rx, int tx) {}
503 #endif /* CONFIG_AG71XX_DEBUG_FS */
504
505 void ag71xx_ar7240_start(struct ag71xx *ag);
506 void ag71xx_ar7240_stop(struct ag71xx *ag);
507 int ag71xx_ar7240_init(struct ag71xx *ag);
508 void ag71xx_ar7240_cleanup(struct ag71xx *ag);
509
510 int ag71xx_mdio_mii_read(struct ag71xx_mdio *am, int addr, int reg);
511 void ag71xx_mdio_mii_write(struct ag71xx_mdio *am, int addr, int reg, u16 val);
512
513 u16 ar7240sw_phy_read(struct mii_bus *mii, unsigned phy_addr,
514 unsigned reg_addr);
515 int ar7240sw_phy_write(struct mii_bus *mii, unsigned phy_addr,
516 unsigned reg_addr, u16 reg_val);
517
518 #endif /* _AG71XX_H */
This page took 0.076614 seconds and 5 git commands to generate.