2 * ADM5120 PCI Host Controller driver
4 * Copyright (C) 2007-2008 Gabor Juhos <juhosg@openwrt.org>
6 * This code was based on the ADM5120 specific port of the Linux 2.6.10 kernel
7 * done by Jeroen Vreeken
8 * Copyright (C) 2005 Jeroen Vreeken (pe1rxq@amsat.org)
10 * Jeroen's code was based on the Linux 2.4.xx source codes found in various
11 * tarballs released by Edimax for it's ADM5120 based devices
12 * Copyright (C) ADMtek Incorporated
14 * This program is free software; you can redistribute it and/or modify it
15 * under the terms of the GNU General Public License version 2 as published
16 * by the Free Software Foundation.
19 #include <linux/types.h>
20 #include <linux/kernel.h>
21 #include <linux/init.h>
22 #include <linux/spinlock.h>
25 #include <linux/pci.h>
26 #include <linux/pci_ids.h>
27 #include <linux/pci_regs.h>
29 #include <asm/delay.h>
30 #include <asm/bootinfo.h>
32 #include <asm/mach-adm5120/adm5120_defs.h>
33 #include <asm/mach-adm5120/adm5120_info.h>
34 #include <asm/mach-adm5120/adm5120_defs.h>
35 #include <asm/mach-adm5120/adm5120_platform.h>
40 #define DBG(f, a...) printk(KERN_DEBUG f, ## a)
42 #define DBG(f, a...) do {} while (0)
45 #define PCI_ENABLE 0x80000000
47 /* -------------------------------------------------------------------------*/
49 static unsigned int adm5120_pci_nr_irqs __initdata
;
50 static struct adm5120_pci_irq
*adm5120_pci_irq_map __initdata
;
52 static spinlock_t pci_lock
= SPIN_LOCK_UNLOCKED
;
54 /* -------------------------------------------------------------------------*/
56 static inline void write_cfgaddr(u32 addr
)
58 __raw_writel((addr
| PCI_ENABLE
),
59 (void __iomem
*)(KSEG1ADDR(ADM5120_PCICFG_ADDR
)));
62 static inline void write_cfgdata(u32 data
)
64 __raw_writel(data
, (void __iomem
*)KSEG1ADDR(ADM5120_PCICFG_DATA
));
67 static inline u32
read_cfgdata(void)
69 return __raw_readl((void __iomem
*)KSEG1ADDR(ADM5120_PCICFG_DATA
));
72 static inline u32
mkaddr(struct pci_bus
*bus
, unsigned int devfn
, int where
)
74 return (((bus
->number
& 0xFF) << 16) | ((devfn
& 0xFF) << 8) | \
78 /* -------------------------------------------------------------------------*/
80 static int pci_config_read(struct pci_bus
*bus
, unsigned int devfn
, int where
,
86 spin_lock_irqsave(&pci_lock
, flags
);
88 write_cfgaddr(mkaddr(bus
, devfn
, where
));
89 data
= read_cfgdata();
91 DBG("PCI: cfg_read %02u.%02u.%01u/%02X:%01d, cfg:0x%08X",
92 bus
->number
, PCI_SLOT(devfn
), PCI_FUNC(devfn
),
111 DBG(", 0x%08X returned\n", data
);
113 spin_unlock_irqrestore(&pci_lock
, flags
);
115 return PCIBIOS_SUCCESSFUL
;
118 static int pci_config_write(struct pci_bus
*bus
, unsigned int devfn
, int where
,
125 spin_lock_irqsave(&pci_lock
, flags
);
127 write_cfgaddr(mkaddr(bus
, devfn
, where
));
128 data
= read_cfgdata();
130 DBG("PCI: cfg_write %02u.%02u.%01u/%02X:%01d, cfg:0x%08X",
131 bus
->number
, PCI_SLOT(devfn
), PCI_FUNC(devfn
),
136 s
= ((where
& 3) << 3);
137 data
&= ~(0xFF << s
);
138 data
|= ((val
& 0xFF) << s
);
141 s
= ((where
& 2) << 4);
142 data
&= ~(0xFFFF << s
);
143 data
|= ((val
& 0xFFFF) << s
);
151 DBG(", 0x%08X written\n", data
);
153 spin_unlock_irqrestore(&pci_lock
, flags
);
155 return PCIBIOS_SUCCESSFUL
;
158 struct pci_ops adm5120_pci_ops
= {
159 .read
= pci_config_read
,
160 .write
= pci_config_write
,
163 /* -------------------------------------------------------------------------*/
165 static void adm5120_pci_fixup(struct pci_dev
*dev
)
170 /* setup COMMAND register */
171 pci_write_config_word(dev
, PCI_COMMAND
,
172 (PCI_COMMAND_IO
| PCI_COMMAND_MEMORY
| PCI_COMMAND_MASTER
));
174 /* setup CACHE_LINE_SIZE register */
175 pci_write_config_byte(dev
, PCI_CACHE_LINE_SIZE
, 4);
178 pci_write_config_dword(dev
, PCI_BASE_ADDRESS_0
, 0);
179 pci_write_config_dword(dev
, PCI_BASE_ADDRESS_1
, 0);
182 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ADMTEK
, PCI_DEVICE_ID_ADMTEK_ADM5120
,
185 /* -------------------------------------------------------------------------*/
187 void __init
adm5120_pci_set_irq_map(unsigned int nr_irqs
,
188 struct adm5120_pci_irq
*map
)
190 adm5120_pci_nr_irqs
= nr_irqs
;
191 adm5120_pci_irq_map
= map
;
194 int __init
pcibios_map_irq(const struct pci_dev
*dev
, u8 slot
, u8 pin
)
199 if ((!adm5120_pci_nr_irqs
) || (!adm5120_pci_irq_map
)) {
200 printk(KERN_ALERT
"PCI: pci_irq_map is not initialized\n");
204 if (slot
< 1 || slot
> 3) {
205 printk(KERN_ALERT
"PCI: slot number %u is not supported\n",
210 for (i
= 0; i
< adm5120_pci_nr_irqs
; i
++) {
211 if ((adm5120_pci_irq_map
[i
].slot
== slot
)
212 && (adm5120_pci_irq_map
[i
].func
== PCI_FUNC(dev
->devfn
))
213 && (adm5120_pci_irq_map
[i
].pin
== pin
)) {
214 irq
= adm5120_pci_irq_map
[i
].irq
;
220 printk(KERN_ALERT
"PCI: no irq found for %s pin:%u\n",
221 pci_name((struct pci_dev
*)dev
), pin
);
223 printk(KERN_INFO
"PCI: mapping irq for %s pin:%u, irq:%d\n",
224 pci_name((struct pci_dev
*)dev
), pin
, irq
);
231 int pcibios_plat_dev_init(struct pci_dev
*dev
)
236 /* -------------------------------------------------------------------------*/
238 static struct resource pci_io_resource
= {
239 .name
= "ADM5120 PCI I/O",
240 .start
= ADM5120_PCIIO_BASE
,
241 .end
= ADM5120_PCICFG_ADDR
-1,
242 .flags
= IORESOURCE_IO
245 static struct resource pci_mem_resource
= {
246 .name
= "ADM5120 PCI MEM",
247 .start
= ADM5120_PCIMEM_BASE
,
248 .end
= ADM5120_PCIIO_BASE
-1,
249 .flags
= IORESOURCE_MEM
252 static struct pci_controller adm5120_controller
= {
253 .pci_ops
= &adm5120_pci_ops
,
254 .io_resource
= &pci_io_resource
,
255 .mem_resource
= &pci_mem_resource
,
258 static int __init
adm5120_pci_setup(void)
260 if (adm5120_package_pqfp()) {
261 printk(KERN_INFO
"PCI: not available on ADM5120P\n");
265 /* Avoid ISA compat ranges. */
266 PCIBIOS_MIN_IO
= 0x00000000;
267 PCIBIOS_MIN_MEM
= 0x00000000;
269 /* Set I/O resource limits. */
270 ioport_resource
.end
= 0x1fffffff;
271 iomem_resource
.end
= 0xffffffff;
273 register_pci_controller(&adm5120_controller
);
277 arch_initcall(adm5120_pci_setup
);