2 * Memory sub-system initialization code for Danube board.
4 * Copyright (c) 2005 Infineon Technologies AG
6 * Based on Inca-IP code
7 * Copyright (c) 2003 Wolfgang Denk <wd@denx.de>
9 * See file CREDITS for list of people who contributed to this
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 peng liu May 25, 2006, for PLL setting after reset, 05252006
32 #include <asm/regdef.h>
34 #if defined(CONFIG_USE_DDR_RAM)
36 #if defined(CONFIG_CPU_111M_RAM_111M) || defined(CONFIG_CPU_333M_RAM_111M)
37 # include "ar9_ddr111_settings.h"
38 #elif defined(CONFIG_CPU_166M_RAM_166M) || defined(CONFIG_CPU_333M_RAM_166M) || defined(CONFIG_CPU_500M_RAM_166M)
39 # include "ar9_ddr166_settings.h"
40 #elif defined(CONFIG_CPU_442M_RAM_147M)
41 # include "ar9_ddr166_settings.h"
42 #elif defined(CONFIG_CPU_393M_RAM_196M)
43 # ifdef CONFIG_ETRON_RAM
44 # include "etron_ddr196_settings.h"
46 # include "ar9_ddr196_settings.h"
48 #elif defined(CONFIG_CPU_442M_RAM_221M)
49 # include "ar9_ddr221_settings.h"
50 #elif defined(CONFIG_CPU_500M_RAM_250M)
51 # include "ar9_ddr250_settings.h"
53 # warning "missing definition for ddr_settings.h, use default!"
54 # include "ar9_ddr_settings.h"
56 #endif /* CONFIG_USE_DDR_RAM */
58 #define EBU_MODUL_BASE 0xBE105300
59 #define EBU_CLC(value) 0x0000(value)
60 #define EBU_CON(value) 0x0010(value)
61 #define EBU_ADDSEL0(value) 0x0020(value)
62 #define EBU_ADDSEL1(value) 0x0024(value)
63 #define EBU_ADDSEL2(value) 0x0028(value)
64 #define EBU_ADDSEL3(value) 0x002C(value)
65 #define EBU_BUSCON0(value) 0x0060(value)
66 #define EBU_BUSCON1(value) 0x0064(value)
67 #define EBU_BUSCON2(value) 0x0068(value)
68 #define EBU_BUSCON3(value) 0x006C(value)
70 #define MC_MODUL_BASE 0xBF800000
71 #define MC_ERRCAUSE(value) 0x0010(value)
72 #define MC_ERRADDR(value) 0x0020(value)
73 #define MC_CON(value) 0x0060(value)
75 #define MC_SRAM_ENABLE 0x00000004
76 #define MC_SDRAM_ENABLE 0x00000002
77 #define MC_DDRRAM_ENABLE 0x00000001
79 #define MC_SDR_MODUL_BASE 0xBF800200
80 #define MC_IOGP(value) 0x0000(value)
81 #define MC_CTRLENA(value) 0x0010(value)
82 #define MC_MRSCODE(value) 0x0020(value)
83 #define MC_CFGDW(value) 0x0030(value)
84 #define MC_CFGPB0(value) 0x0040(value)
85 #define MC_LATENCY(value) 0x0080(value)
86 #define MC_TREFRESH(value) 0x0090(value)
87 #define MC_SELFRFSH(value) 0x00A0(value)
89 #define MC_DDR_MODUL_BASE 0xBF801000
90 #define MC_DC00(value) 0x0000(value)
91 #define MC_DC01(value) 0x0010(value)
92 #define MC_DC02(value) 0x0020(value)
93 #define MC_DC03(value) 0x0030(value)
94 #define MC_DC04(value) 0x0040(value)
95 #define MC_DC05(value) 0x0050(value)
96 #define MC_DC06(value) 0x0060(value)
97 #define MC_DC07(value) 0x0070(value)
98 #define MC_DC08(value) 0x0080(value)
99 #define MC_DC09(value) 0x0090(value)
100 #define MC_DC10(value) 0x00A0(value)
101 #define MC_DC11(value) 0x00B0(value)
102 #define MC_DC12(value) 0x00C0(value)
103 #define MC_DC13(value) 0x00D0(value)
104 #define MC_DC14(value) 0x00E0(value)
105 #define MC_DC15(value) 0x00F0(value)
106 #define MC_DC16(value) 0x0100(value)
107 #define MC_DC17(value) 0x0110(value)
108 #define MC_DC18(value) 0x0120(value)
109 #define MC_DC19(value) 0x0130(value)
110 #define MC_DC20(value) 0x0140(value)
111 #define MC_DC21(value) 0x0150(value)
112 #define MC_DC22(value) 0x0160(value)
113 #define MC_DC23(value) 0x0170(value)
114 #define MC_DC24(value) 0x0180(value)
115 #define MC_DC25(value) 0x0190(value)
116 #define MC_DC26(value) 0x01A0(value)
117 #define MC_DC27(value) 0x01B0(value)
118 #define MC_DC28(value) 0x01C0(value)
119 #define MC_DC29(value) 0x01D0(value)
120 #define MC_DC30(value) 0x01E0(value)
121 #define MC_DC31(value) 0x01F0(value)
122 #define MC_DC32(value) 0x0200(value)
123 #define MC_DC33(value) 0x0210(value)
124 #define MC_DC34(value) 0x0220(value)
125 #define MC_DC35(value) 0x0230(value)
126 #define MC_DC36(value) 0x0240(value)
127 #define MC_DC37(value) 0x0250(value)
128 #define MC_DC38(value) 0x0260(value)
129 #define MC_DC39(value) 0x0270(value)
130 #define MC_DC40(value) 0x0280(value)
131 #define MC_DC41(value) 0x0290(value)
132 #define MC_DC42(value) 0x02A0(value)
133 #define MC_DC43(value) 0x02B0(value)
134 #define MC_DC44(value) 0x02C0(value)
135 #define MC_DC45(value) 0x02D0(value)
136 #define MC_DC46(value) 0x02E0(value)
138 #define RCU_OFFSET 0xBF203000
139 #define RCU_RST_REQ (RCU_OFFSET + 0x0010)
140 #define RCU_STS (RCU_OFFSET + 0x0014)
142 #define CGU_OFFSET 0xBF103000
143 #define PLL0_CFG (CGU_OFFSET + 0x0004)
144 #define PLL1_CFG (CGU_OFFSET + 0x0008)
145 #define PLL2_CFG (CGU_OFFSET + 0x000C)
146 #define CGU_SYS (CGU_OFFSET + 0x0010)
147 #define CGU_UPDATE (CGU_OFFSET + 0x0014)
148 #define IF_CLK (CGU_OFFSET + 0x0018)
149 #define CGU_SMD (CGU_OFFSET + 0x0020)
150 #define CGU_CT1SR (CGU_OFFSET + 0x0028)
151 #define CGU_CT2SR (CGU_OFFSET + 0x002C)
152 #define CGU_PCMCR (CGU_OFFSET + 0x0030)
153 #define PCI_CR_PCI (CGU_OFFSET + 0x0034)
154 #define CGU_OSC_CTRL (CGU_OFFSET + 0x001C)
155 #define CGU_MIPS_PWR_DWN (CGU_OFFSET + 0x0038)
156 #define CLK_MEASURE (CGU_OFFSET + 0x003C)
159 #define pll0_35MHz_CONFIG 0x9D861059
160 #define pll1_35MHz_CONFIG 0x1A260CD9
161 #define pll2_35MHz_CONFIG 0x8000f1e5
162 #define pll0_36MHz_CONFIG 0x1000125D
163 #define pll1_36MHz_CONFIG 0x1B1E0C99
164 #define pll2_36MHz_CONFIG 0x8002f2a1
167 //06063001-joelin disable the PCI CFRAME mask -start
168 /*CFRAME is an I/O signal, in the chip, the output CFRAME is selected via GPIO altsel pins, so if you select MII1 RXD1, the CFRAME will not come out.
169 But the CFRAME input still take the signal from the pad and not disabled when altsel choose other function. So when MII1_RXD1 is low from other device, the EBU interface will be disabled.
171 The chip function in such a way that disable the CFRAME mask mean EBU not longer check CFRAME to be the device using the bus.
172 The side effect is the entire PCI block will see CFRAME low all the time meaning PCI cannot use the bus at all so no more PCI function.
174 #define PCI_CR_PR_OFFSET 0xBE105400
175 #define PCI_CR_PCI_MOD_REG (PCI_CR_PR_OFFSET + 0x0030)
176 #define PCI_CONFIG_SPACE 0xB7000000
177 #define CS_CFM (PCI_CONFIG_SPACE + 0x6C)
178 //06063001-joelin disable the PCI CFRAME mask -end
183 * void ebu_init(void)
189 #if defined(CONFIG_EBU_ADDSEL0) || defined(CONFIG_EBU_ADDSEL1) || \
190 defined(CONFIG_EBU_ADDSEL2) || defined(CONFIG_EBU_ADDSEL3) || \
191 defined(CONFIG_EBU_BUSCON0) || defined(CONFIG_EBU_BUSCON1) || \
192 defined(CONFIG_EBU_BUSCON2) || defined(CONFIG_EBU_BUSCON3)
194 li t1, EBU_MODUL_BASE
195 #if defined(CONFIG_EBU_ADDSEL0)
196 li t2, CONFIG_EBU_ADDSEL0
197 sw t2, EBU_ADDSEL0(t1)
199 #if defined(CONFIG_EBU_ADDSEL1)
200 li t2, CONFIG_EBU_ADDSEL1
201 sw t2, EBU_ADDSEL1(t1)
203 #if defined(CONFIG_EBU_ADDSEL2)
204 li t2, CONFIG_EBU_ADDSEL2
205 sw t2, EBU_ADDSEL2(t1)
207 #if defined(CONFIG_EBU_ADDSEL3)
208 li t2, CONFIG_EBU_ADDSEL3
209 sw t2, EBU_ADDSEL3(t1)
212 #if defined(CONFIG_EBU_BUSCON0)
213 li t2, CONFIG_EBU_BUSCON0
214 sw t2, EBU_BUSCON0(t1)
216 #if defined(CONFIG_EBU_BUSCON1)
217 li t2, CONFIG_EBU_BUSCON1
218 sw t2, EBU_BUSCON1(t1)
220 #if defined(CONFIG_EBU_BUSCON2)
221 li t2, CONFIG_EBU_BUSCON2
222 sw t2, EBU_BUSCON2(t1)
224 #if defined(CONFIG_EBU_BUSCON3)
225 li t2, CONFIG_EBU_BUSCON3
226 sw t2, EBU_BUSCON3(t1)
238 * void cgu_init(long)
240 * a0 has the clock value
247 beq t2,a0,freq_up2date
253 beq t2,0x00020000,boot_36MHZ
257 li t2, pll0_35MHz_CONFIG
260 li t2, pll1_35MHz_CONFIG
263 li t2, pll2_35MHz_CONFIG
274 li t2, pll0_36MHz_CONFIG
277 li t2, pll1_36MHz_CONFIG
280 li t2, pll2_36MHz_CONFIG
298 #ifndef CONFIG_USE_DDR_RAM
300 * void sdram_init(long)
302 * a0 has the clock value
308 /* SDRAM Initialization
312 /* Clear Error log registers */
313 sw zero, MC_ERRCAUSE(t1)
314 sw zero, MC_ERRADDR(t1)
316 /* Enable SDRAM module in memory controller */
317 li t3, MC_SDRAM_ENABLE
322 li t1, MC_SDR_MODUL_BASE
324 /* disable the controller */
326 sw t2, MC_CTRLENA(t1)
334 /* Set CAS Latency */
336 sw t2, MC_MRSCODE(t1)
338 /* Set CS0 to SDRAM parameters */
342 /* Set SDRAM latency parameters */
343 li t2, 0x00036325; /* BC PC100 */
344 sw t2, MC_LATENCY(t1)
346 /* Set SDRAM refresh rate */
348 sw t2, MC_TREFRESH(t1)
350 /* Clear Power-down registers */
351 sw zero, MC_SELFRFSH(t1)
353 /* Finally enable the controller */
355 sw t2, MC_CTRLENA(t1)
362 #endif /* !CONFIG_USE_DDR_RAM */
364 #ifdef CONFIG_USE_DDR_RAM
366 * void ddrram_init(long)
368 * a0 has the clock value
374 /* DDR-DRAM Initialization
378 /* Clear Error log registers */
379 sw zero, MC_ERRCAUSE(t1)
380 sw zero, MC_ERRADDR(t1)
382 /* Enable DDR module in memory controller */
383 li t3, MC_DDRRAM_ENABLE
388 li t1, MC_DDR_MODUL_BASE
390 /* Write configuration to DDR controller registers */
539 #endif /* CONFIG_USE_DDR_RAM */
544 /* EBU, CGU and SDRAM/DDR-RAM Initialization.
547 /* We rely on the fact that non of the following ..._init() functions
551 /* 0xe8 means CPU0/CPU1 333M, DDR 167M, FPI 83M, PPE 240M */
553 #elif defined(DDR133)
554 /* 0xe9 means CPU0/CPU1 333M, DDR 133M, FPI 83M, PPE 240M */
556 #else /* defined(DDR111) */
557 /* 0xea means CPU0/CPU1 333M, DDR 111M, FPI 83M, PPE 240M */
566 //06063001-joelin disable the PCI CFRAME mask-start
567 #ifdef DISABLE_CFRAME
568 li t1, PCI_CR_PCI //mw bf103034 80000000
572 li t1, PCI_CR_PCI_MOD_REG //mw be105430 103
576 li t1, CS_CFM //mw b700006c 0
580 li t1, PCI_CR_PCI_MOD_REG //mw be105430 103
584 //06063001-joelin disable the PCI CFRAME mask-end
586 #ifdef CONFIG_USE_DDR_RAM