[ar71xx] fix PCI_CORE irq number
[openwrt.git] / target / linux / ar71xx / files / arch / mips / include / asm / mach-ar71xx / platform.h
1 /*
2 * Atheros AR71xx SoC specific platform data definitions
3 *
4 * Copyright (C) 2008-2009 Gabor Juhos <juhosg@openwrt.org>
5 * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published
9 * by the Free Software Foundation.
10 */
11
12 #ifndef __ASM_MACH_AR71XX_PLATFORM_H
13 #define __ASM_MACH_AR71XX_PLATFORM_H
14
15 #include <linux/if_ether.h>
16 #include <linux/skbuff.h>
17 #include <linux/phy.h>
18 #include <linux/spi/spi.h>
19
20 struct ag71xx_platform_data {
21 phy_interface_t phy_if_mode;
22 u32 phy_mask;
23 int speed;
24 int duplex;
25 u32 reset_bit;
26 u32 mii_if;
27 u8 mac_addr[ETH_ALEN];
28
29 u8 has_gbit:1;
30 u8 is_ar91xx:1;
31 u8 has_ar8216:1;
32
33 void (* ddr_flush)(void);
34 void (* set_pll)(int speed);
35 };
36
37 struct ag71xx_mdio_platform_data {
38 u32 phy_mask;
39 };
40
41 struct ar71xx_ehci_platform_data {
42 u8 is_ar91xx;
43 };
44
45 struct ar71xx_spi_platform_data {
46 unsigned bus_num;
47 unsigned num_chipselect;
48 u32 (*get_ioc_base)(u8 chip_select, int cs_high, int is_on);
49 };
50
51 #define AR71XX_SPI_CS_INACTIVE 0
52 #define AR71XX_SPI_CS_ACTIVE 1
53
54 #endif /* __ASM_MACH_AR71XX_PLATFORM_H */
This page took 0.042025 seconds and 5 git commands to generate.