2 * Atheros AR71xx SoC specific definitions
4 * Copyright (C) 2008-2009 Gabor Juhos <juhosg@openwrt.org>
5 * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
7 * Parts of this file are based on Atheros' 2.6.15 BSP
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License version 2 as published
11 * by the Free Software Foundation.
14 #ifndef __ASM_MACH_AR71XX_H
15 #define __ASM_MACH_AR71XX_H
17 #include <linux/types.h>
18 #include <linux/init.h>
20 #include <linux/bitops.h>
24 #define AR71XX_PCI_MEM_BASE 0x10000000
25 #define AR71XX_PCI_MEM_SIZE 0x08000000
26 #define AR71XX_APB_BASE 0x18000000
27 #define AR71XX_GE0_BASE 0x19000000
28 #define AR71XX_GE0_SIZE 0x01000000
29 #define AR71XX_GE1_BASE 0x1a000000
30 #define AR71XX_GE1_SIZE 0x01000000
31 #define AR71XX_EHCI_BASE 0x1b000000
32 #define AR71XX_EHCI_SIZE 0x01000000
33 #define AR71XX_OHCI_BASE 0x1c000000
34 #define AR71XX_OHCI_SIZE 0x01000000
35 #define AR7240_OHCI_BASE 0x1b000000
36 #define AR7240_OHCI_SIZE 0x01000000
37 #define AR71XX_SPI_BASE 0x1f000000
38 #define AR71XX_SPI_SIZE 0x01000000
40 #define AR71XX_DDR_CTRL_BASE (AR71XX_APB_BASE + 0x00000000)
41 #define AR71XX_DDR_CTRL_SIZE 0x10000
42 #define AR71XX_CPU_BASE (AR71XX_APB_BASE + 0x00010000)
43 #define AR71XX_UART_BASE (AR71XX_APB_BASE + 0x00020000)
44 #define AR71XX_UART_SIZE 0x10000
45 #define AR71XX_USB_CTRL_BASE (AR71XX_APB_BASE + 0x00030000)
46 #define AR71XX_USB_CTRL_SIZE 0x10000
47 #define AR71XX_GPIO_BASE (AR71XX_APB_BASE + 0x00040000)
48 #define AR71XX_GPIO_SIZE 0x10000
49 #define AR71XX_PLL_BASE (AR71XX_APB_BASE + 0x00050000)
50 #define AR71XX_PLL_SIZE 0x10000
51 #define AR71XX_RESET_BASE (AR71XX_APB_BASE + 0x00060000)
52 #define AR71XX_RESET_SIZE 0x10000
53 #define AR71XX_MII_BASE (AR71XX_APB_BASE + 0x00070000)
54 #define AR71XX_MII_SIZE 0x10000
55 #define AR71XX_SLIC_BASE (AR71XX_APB_BASE + 0x00090000)
56 #define AR71XX_SLIC_SIZE 0x10000
57 #define AR71XX_DMA_BASE (AR71XX_APB_BASE + 0x000A0000)
58 #define AR71XX_DMA_SIZE 0x10000
59 #define AR71XX_STEREO_BASE (AR71XX_APB_BASE + 0x000B0000)
60 #define AR71XX_STEREO_SIZE 0x10000
62 #define AR724X_PCI_CRP_BASE (AR71XX_APB_BASE + 0x000C0000)
63 #define AR724X_PCI_CRP_SIZE 0x100
65 #define AR724X_PCI_CTRL_BASE (AR71XX_APB_BASE + 0x000F0000)
66 #define AR724X_PCI_CTRL_SIZE 0x100
68 #define AR91XX_WMAC_BASE (AR71XX_APB_BASE + 0x000C0000)
69 #define AR91XX_WMAC_SIZE 0x30000
71 #define AR71XX_MEM_SIZE_MIN 0x0200000
72 #define AR71XX_MEM_SIZE_MAX 0x10000000
74 #define AR71XX_CPU_IRQ_BASE 0
75 #define AR71XX_MISC_IRQ_BASE 8
76 #define AR71XX_MISC_IRQ_COUNT 8
77 #define AR71XX_GPIO_IRQ_BASE 16
78 #define AR71XX_GPIO_IRQ_COUNT 32
79 #define AR71XX_PCI_IRQ_BASE 48
80 #define AR71XX_PCI_IRQ_COUNT 8
82 #define AR71XX_CPU_IRQ_PCI (AR71XX_CPU_IRQ_BASE + 2)
83 #define AR71XX_CPU_IRQ_WMAC (AR71XX_CPU_IRQ_BASE + 2)
84 #define AR71XX_CPU_IRQ_USB (AR71XX_CPU_IRQ_BASE + 3)
85 #define AR71XX_CPU_IRQ_GE0 (AR71XX_CPU_IRQ_BASE + 4)
86 #define AR71XX_CPU_IRQ_GE1 (AR71XX_CPU_IRQ_BASE + 5)
87 #define AR71XX_CPU_IRQ_MISC (AR71XX_CPU_IRQ_BASE + 6)
88 #define AR71XX_CPU_IRQ_TIMER (AR71XX_CPU_IRQ_BASE + 7)
90 #define AR71XX_MISC_IRQ_TIMER (AR71XX_MISC_IRQ_BASE + 0)
91 #define AR71XX_MISC_IRQ_ERROR (AR71XX_MISC_IRQ_BASE + 1)
92 #define AR71XX_MISC_IRQ_GPIO (AR71XX_MISC_IRQ_BASE + 2)
93 #define AR71XX_MISC_IRQ_UART (AR71XX_MISC_IRQ_BASE + 3)
94 #define AR71XX_MISC_IRQ_WDOG (AR71XX_MISC_IRQ_BASE + 4)
95 #define AR71XX_MISC_IRQ_PERFC (AR71XX_MISC_IRQ_BASE + 5)
96 #define AR71XX_MISC_IRQ_OHCI (AR71XX_MISC_IRQ_BASE + 6)
97 #define AR71XX_MISC_IRQ_DMA (AR71XX_MISC_IRQ_BASE + 7)
99 #define AR71XX_GPIO_IRQ(_x) (AR71XX_GPIO_IRQ_BASE + (_x))
101 #define AR71XX_PCI_IRQ_DEV0 (AR71XX_PCI_IRQ_BASE + 0)
102 #define AR71XX_PCI_IRQ_DEV1 (AR71XX_PCI_IRQ_BASE + 1)
103 #define AR71XX_PCI_IRQ_DEV2 (AR71XX_PCI_IRQ_BASE + 2)
104 #define AR71XX_PCI_IRQ_CORE (AR71XX_PCI_IRQ_BASE + 4)
106 extern u32 ar71xx_ahb_freq
;
107 extern u32 ar71xx_cpu_freq
;
108 extern u32 ar71xx_ddr_freq
;
110 enum ar71xx_soc_type
{
120 extern enum ar71xx_soc_type ar71xx_soc
;
125 #define AR71XX_PLL_REG_CPU_CONFIG 0x00
126 #define AR71XX_PLL_REG_SEC_CONFIG 0x04
127 #define AR71XX_PLL_REG_ETH0_INT_CLOCK 0x10
128 #define AR71XX_PLL_REG_ETH1_INT_CLOCK 0x14
130 #define AR71XX_PLL_DIV_SHIFT 3
131 #define AR71XX_PLL_DIV_MASK 0x1f
132 #define AR71XX_CPU_DIV_SHIFT 16
133 #define AR71XX_CPU_DIV_MASK 0x3
134 #define AR71XX_DDR_DIV_SHIFT 18
135 #define AR71XX_DDR_DIV_MASK 0x3
136 #define AR71XX_AHB_DIV_SHIFT 20
137 #define AR71XX_AHB_DIV_MASK 0x7
139 #define AR71XX_ETH0_PLL_SHIFT 17
140 #define AR71XX_ETH1_PLL_SHIFT 19
142 #define AR724X_PLL_REG_CPU_CONFIG 0x00
143 #define AR724X_PLL_REG_PCIE_CONFIG 0x18
145 #define AR724X_PLL_DIV_SHIFT 0
146 #define AR724X_PLL_DIV_MASK 0x3ff
147 #define AR724X_PLL_REF_DIV_SHIFT 10
148 #define AR724X_PLL_REF_DIV_MASK 0xf
149 #define AR724X_AHB_DIV_SHIFT 19
150 #define AR724X_AHB_DIV_MASK 0x1
151 #define AR724X_DDR_DIV_SHIFT 22
152 #define AR724X_DDR_DIV_MASK 0x3
154 #define AR91XX_PLL_REG_CPU_CONFIG 0x00
155 #define AR91XX_PLL_REG_ETH_CONFIG 0x04
156 #define AR91XX_PLL_REG_ETH0_INT_CLOCK 0x14
157 #define AR91XX_PLL_REG_ETH1_INT_CLOCK 0x18
159 #define AR91XX_PLL_DIV_SHIFT 0
160 #define AR91XX_PLL_DIV_MASK 0x3ff
161 #define AR91XX_DDR_DIV_SHIFT 22
162 #define AR91XX_DDR_DIV_MASK 0x3
163 #define AR91XX_AHB_DIV_SHIFT 19
164 #define AR91XX_AHB_DIV_MASK 0x1
166 #define AR91XX_ETH0_PLL_SHIFT 20
167 #define AR91XX_ETH1_PLL_SHIFT 22
169 extern void __iomem
*ar71xx_pll_base
;
171 static inline void ar71xx_pll_wr(unsigned reg
, u32 val
)
173 __raw_writel(val
, ar71xx_pll_base
+ reg
);
176 static inline u32
ar71xx_pll_rr(unsigned reg
)
178 return __raw_readl(ar71xx_pll_base
+ reg
);
184 #define USB_CTRL_REG_FLADJ 0x00
185 #define USB_CTRL_REG_CONFIG 0x04
187 extern void __iomem
*ar71xx_usb_ctrl_base
;
189 static inline void ar71xx_usb_ctrl_wr(unsigned reg
, u32 val
)
191 __raw_writel(val
, ar71xx_usb_ctrl_base
+ reg
);
194 static inline u32
ar71xx_usb_ctrl_rr(unsigned reg
)
196 return __raw_readl(ar71xx_usb_ctrl_base
+ reg
);
202 #define GPIO_REG_OE 0x00
203 #define GPIO_REG_IN 0x04
204 #define GPIO_REG_OUT 0x08
205 #define GPIO_REG_SET 0x0c
206 #define GPIO_REG_CLEAR 0x10
207 #define GPIO_REG_INT_MODE 0x14
208 #define GPIO_REG_INT_TYPE 0x18
209 #define GPIO_REG_INT_POLARITY 0x1c
210 #define GPIO_REG_INT_PENDING 0x20
211 #define GPIO_REG_INT_ENABLE 0x24
212 #define GPIO_REG_FUNC 0x28
214 #define AR71XX_GPIO_FUNC_STEREO_EN BIT(17)
215 #define AR71XX_GPIO_FUNC_SLIC_EN BIT(16)
216 #define AR71XX_GPIO_FUNC_SPI_CS2_EN BIT(13)
217 #define AR71XX_GPIO_FUNC_SPI_CS1_EN BIT(12)
218 #define AR71XX_GPIO_FUNC_UART_EN BIT(8)
219 #define AR71XX_GPIO_FUNC_USB_OC_EN BIT(4)
220 #define AR71XX_GPIO_FUNC_USB_CLK_EN BIT(0)
222 #define AR71XX_GPIO_COUNT 16
224 #define AR724X_GPIO_FUNC_GE0_MII_CLK_EN BIT(19)
225 #define AR724X_GPIO_FUNC_SPI_EN BIT(18)
226 #define AR724X_GPIO_FUNC_SPI_CS_EN2 BIT(14)
227 #define AR724X_GPIO_FUNC_SPI_CS_EN1 BIT(13)
228 #define AR724X_GPIO_FUNC_CLK_OBS5_EN BIT(12)
229 #define AR724X_GPIO_FUNC_CLK_OBS4_EN BIT(11)
230 #define AR724X_GPIO_FUNC_CLK_OBS3_EN BIT(10)
231 #define AR724X_GPIO_FUNC_CLK_OBS2_EN BIT(9)
232 #define AR724X_GPIO_FUNC_CLK_OBS1_EN BIT(8)
233 #define AR724X_GPIO_FUNC_ETH_SWITCH_LED4_EN BIT(7)
234 #define AR724X_GPIO_FUNC_ETH_SWITCH_LED3_EN BIT(6)
235 #define AR724X_GPIO_FUNC_ETH_SWITCH_LED2_EN BIT(5)
236 #define AR724X_GPIO_FUNC_ETH_SWITCH_LED1_EN BIT(4)
237 #define AR724X_GPIO_FUNC_ETH_SWITCH_LED0_EN BIT(3)
238 #define AR724X_GPIO_FUNC_UART_RTS_CTS_EN BIT(2)
239 #define AR724X_GPIO_FUNC_UART_EN BIT(1)
240 #define AR724X_GPIO_FUNC_JTAG_DISABLE BIT(0)
242 #define AR724X_GPIO_COUNT 18
244 #define AR91XX_GPIO_FUNC_WMAC_LED_EN BIT(22)
245 #define AR91XX_GPIO_FUNC_EXP_PORT_CS_EN BIT(21)
246 #define AR91XX_GPIO_FUNC_I2S_REFCLKEN BIT(20)
247 #define AR91XX_GPIO_FUNC_I2S_MCKEN BIT(19)
248 #define AR91XX_GPIO_FUNC_I2S1_EN BIT(18)
249 #define AR91XX_GPIO_FUNC_I2S0_EN BIT(17)
250 #define AR91XX_GPIO_FUNC_SLIC_EN BIT(16)
251 #define AR91XX_GPIO_FUNC_UART_RTSCTS_EN BIT(9)
252 #define AR91XX_GPIO_FUNC_UART_EN BIT(8)
253 #define AR91XX_GPIO_FUNC_USB_CLK_EN BIT(4)
255 #define AR91XX_GPIO_COUNT 22
257 extern void __iomem
*ar71xx_gpio_base
;
259 static inline void ar71xx_gpio_wr(unsigned reg
, u32 value
)
261 __raw_writel(value
, ar71xx_gpio_base
+ reg
);
264 static inline u32
ar71xx_gpio_rr(unsigned reg
)
266 return __raw_readl(ar71xx_gpio_base
+ reg
);
269 void ar71xx_gpio_init(void) __init
;
270 void ar71xx_gpio_function_enable(u32 mask
);
271 void ar71xx_gpio_function_disable(u32 mask
);
276 #define AR71XX_DDR_REG_PCI_WIN0 0x7c
277 #define AR71XX_DDR_REG_PCI_WIN1 0x80
278 #define AR71XX_DDR_REG_PCI_WIN2 0x84
279 #define AR71XX_DDR_REG_PCI_WIN3 0x88
280 #define AR71XX_DDR_REG_PCI_WIN4 0x8c
281 #define AR71XX_DDR_REG_PCI_WIN5 0x90
282 #define AR71XX_DDR_REG_PCI_WIN6 0x94
283 #define AR71XX_DDR_REG_PCI_WIN7 0x98
284 #define AR71XX_DDR_REG_FLUSH_GE0 0x9c
285 #define AR71XX_DDR_REG_FLUSH_GE1 0xa0
286 #define AR71XX_DDR_REG_FLUSH_USB 0xa4
287 #define AR71XX_DDR_REG_FLUSH_PCI 0xa8
289 #define AR724X_DDR_REG_FLUSH_GE0 0x7c
290 #define AR724X_DDR_REG_FLUSH_GE1 0x80
291 #define AR724X_DDR_REG_FLUSH_USB 0x84
292 #define AR724X_DDR_REG_FLUSH_PCIE 0x88
294 #define AR91XX_DDR_REG_FLUSH_GE0 0x7c
295 #define AR91XX_DDR_REG_FLUSH_GE1 0x80
296 #define AR91XX_DDR_REG_FLUSH_USB 0x84
297 #define AR91XX_DDR_REG_FLUSH_WMAC 0x88
299 #define PCI_WIN0_OFFS 0x10000000
300 #define PCI_WIN1_OFFS 0x11000000
301 #define PCI_WIN2_OFFS 0x12000000
302 #define PCI_WIN3_OFFS 0x13000000
303 #define PCI_WIN4_OFFS 0x14000000
304 #define PCI_WIN5_OFFS 0x15000000
305 #define PCI_WIN6_OFFS 0x16000000
306 #define PCI_WIN7_OFFS 0x07000000
308 extern void __iomem
*ar71xx_ddr_base
;
310 static inline void ar71xx_ddr_wr(unsigned reg
, u32 val
)
312 __raw_writel(val
, ar71xx_ddr_base
+ reg
);
315 static inline u32
ar71xx_ddr_rr(unsigned reg
)
317 return __raw_readl(ar71xx_ddr_base
+ reg
);
320 void ar71xx_ddr_flush(u32 reg
);
325 #define AR71XX_PCI_CFG_BASE (AR71XX_PCI_MEM_BASE + PCI_WIN7_OFFS + 0x10000)
326 #define AR71XX_PCI_CFG_SIZE 0x100
328 #define PCI_REG_CRP_AD_CBE 0x00
329 #define PCI_REG_CRP_WRDATA 0x04
330 #define PCI_REG_CRP_RDDATA 0x08
331 #define PCI_REG_CFG_AD 0x0c
332 #define PCI_REG_CFG_CBE 0x10
333 #define PCI_REG_CFG_WRDATA 0x14
334 #define PCI_REG_CFG_RDDATA 0x18
335 #define PCI_REG_PCI_ERR 0x1c
336 #define PCI_REG_PCI_ERR_ADDR 0x20
337 #define PCI_REG_AHB_ERR 0x24
338 #define PCI_REG_AHB_ERR_ADDR 0x28
340 #define PCI_CRP_CMD_WRITE 0x00010000
341 #define PCI_CRP_CMD_READ 0x00000000
342 #define PCI_CFG_CMD_READ 0x0000000a
343 #define PCI_CFG_CMD_WRITE 0x0000000b
345 #define PCI_IDSEL_ADL_START 17
347 #define AR724X_PCI_CFG_BASE (AR71XX_PCI_MEM_BASE + 0x4000000)
348 #define AR724X_PCI_CFG_SIZE 0x1000
350 #define AR724X_PCI_REG_APP 0x00
351 #define AR724X_PCI_REG_RESET 0x18
352 #define AR724X_PCI_REG_INT_STATUS 0x4c
353 #define AR724X_PCI_REG_INT_MASK 0x50
355 #define AR724X_PCI_APP_LTSSM_ENABLE BIT(0)
357 #define AR724X_PCI_INT_DEV0 BIT(14)
359 static inline void ar724x_pci_wr(unsigned reg
, u32 val
)
363 base
= ioremap_nocache(AR724X_PCI_CTRL_BASE
, AR724X_PCI_CTRL_SIZE
);
364 __raw_writel(val
, base
+ reg
);
368 static inline void ar724x_pci_wr_nf(unsigned reg
, u32 val
)
372 base
= ioremap_nocache(AR724X_PCI_CTRL_BASE
, AR724X_PCI_CTRL_SIZE
);
376 static inline u32
ar724x_pci_rr(unsigned reg
)
381 base
= ioremap_nocache(AR724X_PCI_CTRL_BASE
, AR724X_PCI_CTRL_SIZE
);
382 ret
= __raw_readl(base
+ reg
);
390 #define AR71XX_RESET_REG_TIMER 0x00
391 #define AR71XX_RESET_REG_TIMER_RELOAD 0x04
392 #define AR71XX_RESET_REG_WDOG_CTRL 0x08
393 #define AR71XX_RESET_REG_WDOG 0x0c
394 #define AR71XX_RESET_REG_MISC_INT_STATUS 0x10
395 #define AR71XX_RESET_REG_MISC_INT_ENABLE 0x14
396 #define AR71XX_RESET_REG_PCI_INT_STATUS 0x18
397 #define AR71XX_RESET_REG_PCI_INT_ENABLE 0x1c
398 #define AR71XX_RESET_REG_GLOBAL_INT_STATUS 0x20
399 #define AR71XX_RESET_REG_RESET_MODULE 0x24
400 #define AR71XX_RESET_REG_PERFC_CTRL 0x2c
401 #define AR71XX_RESET_REG_PERFC0 0x30
402 #define AR71XX_RESET_REG_PERFC1 0x34
403 #define AR71XX_RESET_REG_REV_ID 0x90
405 #define AR91XX_RESET_REG_GLOBAL_INT_STATUS 0x18
406 #define AR91XX_RESET_REG_RESET_MODULE 0x1c
407 #define AR91XX_RESET_REG_PERF_CTRL 0x20
408 #define AR91XX_RESET_REG_PERFC0 0x24
409 #define AR91XX_RESET_REG_PERFC1 0x28
411 #define AR724X_RESET_REG_RESET_MODULE 0x1c
413 #define WDOG_CTRL_LAST_RESET BIT(31)
414 #define WDOG_CTRL_ACTION_MASK 3
415 #define WDOG_CTRL_ACTION_NONE 0 /* no action */
416 #define WDOG_CTRL_ACTION_GPI 1 /* general purpose interrupt */
417 #define WDOG_CTRL_ACTION_NMI 2 /* NMI */
418 #define WDOG_CTRL_ACTION_FCR 3 /* full chip reset */
420 #define MISC_INT_DMA BIT(7)
421 #define MISC_INT_OHCI BIT(6)
422 #define MISC_INT_PERFC BIT(5)
423 #define MISC_INT_WDOG BIT(4)
424 #define MISC_INT_UART BIT(3)
425 #define MISC_INT_GPIO BIT(2)
426 #define MISC_INT_ERROR BIT(1)
427 #define MISC_INT_TIMER BIT(0)
429 #define PCI_INT_CORE BIT(4)
430 #define PCI_INT_DEV2 BIT(2)
431 #define PCI_INT_DEV1 BIT(1)
432 #define PCI_INT_DEV0 BIT(0)
434 #define RESET_MODULE_EXTERNAL BIT(28)
435 #define RESET_MODULE_FULL_CHIP BIT(24)
436 #define RESET_MODULE_AMBA2WMAC BIT(22)
437 #define RESET_MODULE_CPU_NMI BIT(21)
438 #define RESET_MODULE_CPU_COLD BIT(20)
439 #define RESET_MODULE_DMA BIT(19)
440 #define RESET_MODULE_SLIC BIT(18)
441 #define RESET_MODULE_STEREO BIT(17)
442 #define RESET_MODULE_DDR BIT(16)
443 #define RESET_MODULE_GE1_MAC BIT(13)
444 #define RESET_MODULE_GE1_PHY BIT(12)
445 #define RESET_MODULE_USBSUS_OVERRIDE BIT(10)
446 #define RESET_MODULE_GE0_MAC BIT(9)
447 #define RESET_MODULE_GE0_PHY BIT(8)
448 #define RESET_MODULE_USB_OHCI_DLL BIT(6)
449 #define RESET_MODULE_USB_HOST BIT(5)
450 #define RESET_MODULE_USB_PHY BIT(4)
451 #define RESET_MODULE_USB_OHCI_DLL_7240 BIT(3)
452 #define RESET_MODULE_PCI_BUS BIT(1)
453 #define RESET_MODULE_PCI_CORE BIT(0)
455 #define AR724X_RESET_PCIE_PHY_SERIAL BIT(10)
456 #define AR724X_RESET_PCIE_PHY BIT(7)
457 #define AR724X_RESET_PCIE BIT(6)
459 #define REV_ID_MAJOR_MASK 0xf0
460 #define REV_ID_MAJOR_AR71XX 0xa0
461 #define REV_ID_MAJOR_AR913X 0xb0
462 #define REV_ID_MAJOR_AR724X 0xc0
464 #define AR71XX_REV_ID_MINOR_MASK 0x3
465 #define AR71XX_REV_ID_MINOR_AR7130 0x0
466 #define AR71XX_REV_ID_MINOR_AR7141 0x1
467 #define AR71XX_REV_ID_MINOR_AR7161 0x2
468 #define AR71XX_REV_ID_REVISION_MASK 0x3
469 #define AR71XX_REV_ID_REVISION_SHIFT 2
471 #define AR91XX_REV_ID_MINOR_MASK 0x3
472 #define AR91XX_REV_ID_MINOR_AR9130 0x0
473 #define AR91XX_REV_ID_MINOR_AR9132 0x1
474 #define AR91XX_REV_ID_REVISION_MASK 0x3
475 #define AR91XX_REV_ID_REVISION_SHIFT 2
477 #define AR724X_REV_ID_REVISION_MASK 0x3
479 extern void __iomem
*ar71xx_reset_base
;
481 static inline void ar71xx_reset_wr(unsigned reg
, u32 val
)
483 __raw_writel(val
, ar71xx_reset_base
+ reg
);
486 static inline u32
ar71xx_reset_rr(unsigned reg
)
488 return __raw_readl(ar71xx_reset_base
+ reg
);
491 void ar71xx_device_stop(u32 mask
);
492 void ar71xx_device_start(u32 mask
);
493 int ar71xx_device_stopped(u32 mask
);
498 #define SPI_REG_FS 0x00 /* Function Select */
499 #define SPI_REG_CTRL 0x04 /* SPI Control */
500 #define SPI_REG_IOC 0x08 /* SPI I/O Control */
501 #define SPI_REG_RDS 0x0c /* Read Data Shift */
503 #define SPI_FS_GPIO BIT(0) /* Enable GPIO mode */
505 #define SPI_CTRL_RD BIT(6) /* Remap Disable */
506 #define SPI_CTRL_DIV_MASK 0x3f
508 #define SPI_IOC_DO BIT(0) /* Data Out pin */
509 #define SPI_IOC_CLK BIT(8) /* CLK pin */
510 #define SPI_IOC_CS(n) BIT(16 + (n))
511 #define SPI_IOC_CS0 SPI_IOC_CS(0)
512 #define SPI_IOC_CS1 SPI_IOC_CS(1)
513 #define SPI_IOC_CS2 SPI_IOC_CS(2)
514 #define SPI_IOC_CS_ALL (SPI_IOC_CS0 | SPI_IOC_CS1 | SPI_IOC_CS2)
516 void ar71xx_flash_acquire(void);
517 void ar71xx_flash_release(void);
522 #define MII_REG_MII0_CTRL 0x00
523 #define MII_REG_MII1_CTRL 0x04
525 #define MII0_CTRL_IF_GMII 0
526 #define MII0_CTRL_IF_MII 1
527 #define MII0_CTRL_IF_RGMII 2
528 #define MII0_CTRL_IF_RMII 3
530 #define MII1_CTRL_IF_RGMII 0
531 #define MII1_CTRL_IF_RMII 1
533 #endif /* __ASSEMBLER__ */
535 #endif /* __ASM_MACH_AR71XX_H */