1 /******************************************************************************
3 ** FILE NAME : ifxmips_atm_danube.c
9 ** DESCRIPTION : ATM driver common source file (core functions)
10 ** COPYRIGHT : Copyright (c) 2006
11 ** Infineon Technologies AG
12 ** Am Campeon 1-12, 85579 Neubiberg, Germany
14 ** This program is free software; you can redistribute it and/or modify
15 ** it under the terms of the GNU General Public License as published by
16 ** the Free Software Foundation; either version 2 of the License, or
17 ** (at your option) any later version.
20 ** $Date $Author $Comment
21 ** 07 JUL 2009 Xu Liang Init Version
22 *******************************************************************************/
27 * ####################################
29 * ####################################
35 #include <linux/kernel.h>
36 #include <linux/module.h>
37 #include <linux/version.h>
38 #include <linux/types.h>
39 #include <linux/errno.h>
40 #include <linux/proc_fs.h>
41 #include <linux/init.h>
42 #include <linux/ioctl.h>
43 #include <linux/clk.h>
44 #include <asm/delay.h>
47 * Chip Specific Head File
49 #include <lantiq_soc.h>
50 #include "ifxmips_compat.h"
51 #include "ifxmips_atm_core.h"
52 #if defined(ENABLE_ATM_RETX) && ENABLE_ATM_RETX
53 #include "ifxmips_atm_fw_danube_retx.h"
55 #include "ifxmips_atm_fw_danube.h"
59 * ####################################
61 * ####################################
67 #define EMA_CMD_BUF_LEN 0x0040
68 #define EMA_CMD_BASE_ADDR (0x00001580 << 2)
69 #define EMA_DATA_BUF_LEN 0x0100
70 #define EMA_DATA_BASE_ADDR (0x00001900 << 2)
71 #define EMA_WRITE_BURST 0x2
72 #define EMA_READ_BURST 0x2
77 * ####################################
79 * ####################################
83 * Hardware Init/Uninit Functions
85 static inline void init_pmu(void);
86 static inline void uninit_pmu(void);
87 static inline void reset_ppe(void);
88 static inline void init_ema(void);
89 static inline void init_mailbox(void);
90 static inline void init_atm_tc(void);
91 static inline void clear_share_buffer(void);
96 * ####################################
98 * ####################################
104 * ####################################
106 * ####################################
109 static inline void init_pmu(void)
111 //*(unsigned long *)0xBF10201C &= ~((1 << 15) | (1 << 13) | (1 << 9));
112 //PPE_TOP_PMU_SETUP(IFX_PMU_ENABLE);
113 /* PPE_SLL01_PMU_SETUP(IFX_PMU_ENABLE);
114 PPE_TC_PMU_SETUP(IFX_PMU_ENABLE);
115 PPE_EMA_PMU_SETUP(IFX_PMU_ENABLE);
116 PPE_QSB_PMU_SETUP(IFX_PMU_ENABLE);
117 PPE_TPE_PMU_SETUP(IFX_PMU_ENABLE);
118 DSL_DFE_PMU_SETUP(IFX_PMU_ENABLE);*/
119 struct clk
*clk
= clk_get_sys("ltq_dsl", NULL
);
123 static inline void uninit_pmu(void)
125 /* PPE_SLL01_PMU_SETUP(IFX_PMU_DISABLE);
126 PPE_TC_PMU_SETUP(IFX_PMU_DISABLE);
127 PPE_EMA_PMU_SETUP(IFX_PMU_DISABLE);
128 PPE_QSB_PMU_SETUP(IFX_PMU_DISABLE);
129 PPE_TPE_PMU_SETUP(IFX_PMU_DISABLE);
130 DSL_DFE_PMU_SETUP(IFX_PMU_DISABLE);*/
131 //PPE_TOP_PMU_SETUP(IFX_PMU_DISABLE);
132 struct clk
*clk
= clk_get_sys("ltq_dsl", NULL
);
136 static inline void reset_ppe(void)
139 unsigned int etop_cfg
;
140 unsigned int etop_mdio_cfg
;
141 unsigned int etop_ig_plen_ctrl
;
142 unsigned int enet_mac_cfg
;
144 etop_cfg
= *IFX_PP32_ETOP_CFG
;
145 etop_mdio_cfg
= *IFX_PP32_ETOP_MDIO_CFG
;
146 etop_ig_plen_ctrl
= *IFX_PP32_ETOP_IG_PLEN_CTRL
;
147 enet_mac_cfg
= *IFX_PP32_ENET_MAC_CFG
;
149 *IFX_PP32_ETOP_CFG
&= ~0x03C0;
152 ifx_rcu_rst(IFX_RCU_DOMAIN_PPE
, IFX_RCU_MODULE_ATM
);
154 *IFX_PP32_ETOP_MDIO_CFG
= etop_mdio_cfg
;
155 *IFX_PP32_ETOP_IG_PLEN_CTRL
= etop_ig_plen_ctrl
;
156 *IFX_PP32_ENET_MAC_CFG
= enet_mac_cfg
;
157 *IFX_PP32_ETOP_CFG
= etop_cfg
;
161 static inline void init_ema(void)
163 IFX_REG_W32((EMA_CMD_BUF_LEN
<< 16) | (EMA_CMD_BASE_ADDR
>> 2), EMA_CMDCFG
);
164 IFX_REG_W32((EMA_DATA_BUF_LEN
<< 16) | (EMA_DATA_BASE_ADDR
>> 2), EMA_DATACFG
);
165 IFX_REG_W32(0x000000FF, EMA_IER
);
166 IFX_REG_W32(EMA_READ_BURST
| (EMA_WRITE_BURST
<< 2), EMA_CFG
);
169 static inline void init_mailbox(void)
171 IFX_REG_W32(0xFFFFFFFF, MBOX_IGU1_ISRC
);
172 IFX_REG_W32(0x00000000, MBOX_IGU1_IER
);
173 IFX_REG_W32(0xFFFFFFFF, MBOX_IGU3_ISRC
);
174 IFX_REG_W32(0x00000000, MBOX_IGU3_IER
);
177 static inline void init_atm_tc(void)
179 IFX_REG_W32(0x0000, DREG_AT_CTRL
);
180 IFX_REG_W32(0x0000, DREG_AR_CTRL
);
181 IFX_REG_W32(0x0, DREG_AT_IDLE0
);
182 IFX_REG_W32(0x0, DREG_AT_IDLE1
);
183 IFX_REG_W32(0x0, DREG_AR_IDLE0
);
184 IFX_REG_W32(0x0, DREG_AR_IDLE1
);
185 IFX_REG_W32(0x40, RFBI_CFG
);
186 IFX_REG_W32(0x1600, SFSM_DBA0
);
187 IFX_REG_W32(0x1718, SFSM_DBA1
);
188 IFX_REG_W32(0x1830, SFSM_CBA0
);
189 IFX_REG_W32(0x1844, SFSM_CBA1
);
190 IFX_REG_W32(0x14014, SFSM_CFG0
);
191 IFX_REG_W32(0x14014, SFSM_CFG1
);
192 IFX_REG_W32(0x1858, FFSM_DBA0
);
193 IFX_REG_W32(0x18AC, FFSM_DBA1
);
194 IFX_REG_W32(0x10006, FFSM_CFG0
);
195 IFX_REG_W32(0x10006, FFSM_CFG1
);
196 IFX_REG_W32(0x00000001, FFSM_IDLE_HEAD_BC0
);
197 IFX_REG_W32(0x00000001, FFSM_IDLE_HEAD_BC1
);
200 static inline void clear_share_buffer(void)
202 volatile u32
*p
= SB_RAM0_ADDR(0);
205 for ( i
= 0; i
< SB_RAM0_DWLEN
+ SB_RAM1_DWLEN
+ SB_RAM2_DWLEN
+ SB_RAM3_DWLEN
; i
++ )
211 * Download PPE firmware binary code.
213 * src --- u32 *, binary code buffer
214 * dword_len --- unsigned int, binary code length in DWORD (32-bit)
216 * int --- IFX_SUCCESS: Success
219 static inline int pp32_download_code(u32
*code_src
, unsigned int code_dword_len
, u32
*data_src
, unsigned int data_dword_len
)
223 if ( code_src
== 0 || ((unsigned long)code_src
& 0x03) != 0
224 || data_src
== 0 || ((unsigned long)data_src
& 0x03) != 0 )
227 if ( code_dword_len
<= CDM_CODE_MEMORYn_DWLEN(0) )
228 IFX_REG_W32(0x00, CDM_CFG
);
230 IFX_REG_W32(0x04, CDM_CFG
);
233 dest
= CDM_CODE_MEMORY(0, 0);
234 while ( code_dword_len
-- > 0 )
235 IFX_REG_W32(*code_src
++, dest
++);
238 dest
= CDM_DATA_MEMORY(0, 0);
239 while ( data_dword_len
-- > 0 )
240 IFX_REG_W32(*data_src
++, dest
++);
248 * ####################################
250 * ####################################
253 extern void ifx_atm_get_fw_ver(unsigned int *major
, unsigned int *minor
)
255 ASSERT(major
!= NULL
, "pointer is NULL");
256 ASSERT(minor
!= NULL
, "pointer is NULL");
258 #if (defined(ENABLE_ATM_RETX) && ENABLE_ATM_RETX) || defined(VER_IN_FIRMWARE)
259 *major
= FW_VER_ID
->major
;
260 *minor
= FW_VER_ID
->minor
;
262 *major
= ATM_FW_VER_MAJOR
;
263 *minor
= ATM_FW_VER_MINOR
;
267 void ifx_atm_init_chip(void)
279 clear_share_buffer();
282 void ifx_atm_uninit_chip(void)
289 * Initialize and start up PP32.
293 * int --- IFX_SUCCESS: Success
296 int ifx_pp32_start(int pp32
)
300 /* download firmware */
301 ret
= pp32_download_code(firmware_binary_code
, sizeof(firmware_binary_code
) / sizeof(*firmware_binary_code
), firmware_binary_data
, sizeof(firmware_binary_data
) / sizeof(*firmware_binary_data
));
302 if ( ret
!= IFX_SUCCESS
)
306 IFX_REG_W32(DBG_CTRL_START_SET(1), PP32_DBG_CTRL
);
308 /* idle for a while to let PP32 init itself */
322 void ifx_pp32_stop(int pp32
)
325 IFX_REG_W32(DBG_CTRL_STOP_SET(1), PP32_DBG_CTRL
);