3 * Memory sub-system initialization code for INCA-IP2 development board.
5 * Copyright (c) 2005 Infineon Technologies AG
7 * Based on Inca-IP code
8 * Copyright (c) 2003 Wolfgang Denk <wd@denx.de>
10 * See file CREDITS for list of people who contributed to this
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
29 peng liu May 25, 2006, for PLL setting after reset, 05252006
33 #include <asm/regdef.h>
34 #include <configs/danube.h>
37 #ifdef USE_REFERENCE_BOARD
38 #ifdef DANUBE_DDR_RAM_111M
39 #include "ddr_settings_r111.h"
40 #elif defined(PROMOSDDR400)
41 #include "ddr_settings_PROMOSDDR400.h"
42 #elif defined(DDR_SAMSUNG_166M)
43 #include "ddr_settings_Samsung_166.h"
44 #elif defined(DDR_PSC_166M)
45 #include "ddr_settings_psc_166.h"
47 #include "ddr_settings_r166.h"
51 #ifdef USE_EVALUATION_BOARD
52 #ifdef DANUBE_DDR_RAM_111M
53 #include "ddr_settings_e111.h"
55 #include "ddr_settings_e166.h"
61 /*TODO: liupeng check !!! */
62 #define EBU_MODUL_BASE 0xB4102000
63 #define EBU_CLC(value) 0x0000(value)
64 #define EBU_CON(value) 0x0010(value)
65 #define EBU_ADDSEL0(value) 0x0020(value)
66 #define EBU_ADDSEL1(value) 0x0024(value)
67 #define EBU_ADDSEL2(value) 0x0028(value)
68 #define EBU_ADDSEL3(value) 0x002C(value)
69 #define EBU_BUSCON0(value) 0x0060(value)
70 #define EBU_BUSCON1(value) 0x0064(value)
71 #define EBU_BUSCON2(value) 0x0068(value)
72 #define EBU_BUSCON3(value) 0x006C(value)
74 #define MC_MODUL_BASE 0xBF800000
75 #define MC_ERRCAUSE(value) 0x0010(value)
76 #define MC_ERRADDR(value) 0x0020(value)
77 #define MC_CON(value) 0x0060(value)
79 #define MC_SRAM_ENABLE 0x00000004
80 #define MC_SDRAM_ENABLE 0x00000002
81 #define MC_DDRRAM_ENABLE 0x00000001
83 #define MC_SDR_MODUL_BASE 0xBF800200
84 #define MC_IOGP(value) 0x0000(value)
85 #define MC_CTRLENA(value) 0x0010(value)
86 #define MC_MRSCODE(value) 0x0020(value)
87 #define MC_CFGDW(value) 0x0030(value)
88 #define MC_CFGPB0(value) 0x0040(value)
89 #define MC_LATENCY(value) 0x0080(value)
90 #define MC_TREFRESH(value) 0x0090(value)
91 #define MC_SELFRFSH(value) 0x00A0(value)
93 #define MC_DDR_MODUL_BASE 0xBF801000
94 #define MC_DC00(value) 0x0000(value)
95 #define MC_DC01(value) 0x0010(value)
96 #define MC_DC02(value) 0x0020(value)
97 #define MC_DC03(value) 0x0030(value)
98 #define MC_DC04(value) 0x0040(value)
99 #define MC_DC05(value) 0x0050(value)
100 #define MC_DC06(value) 0x0060(value)
101 #define MC_DC07(value) 0x0070(value)
102 #define MC_DC08(value) 0x0080(value)
103 #define MC_DC09(value) 0x0090(value)
104 #define MC_DC10(value) 0x00A0(value)
105 #define MC_DC11(value) 0x00B0(value)
106 #define MC_DC12(value) 0x00C0(value)
107 #define MC_DC13(value) 0x00D0(value)
108 #define MC_DC14(value) 0x00E0(value)
109 #define MC_DC15(value) 0x00F0(value)
110 #define MC_DC16(value) 0x0100(value)
111 #define MC_DC17(value) 0x0110(value)
112 #define MC_DC18(value) 0x0120(value)
113 #define MC_DC19(value) 0x0130(value)
114 #define MC_DC20(value) 0x0140(value)
115 #define MC_DC21(value) 0x0150(value)
116 #define MC_DC22(value) 0x0160(value)
117 #define MC_DC23(value) 0x0170(value)
118 #define MC_DC24(value) 0x0180(value)
119 #define MC_DC25(value) 0x0190(value)
120 #define MC_DC26(value) 0x01A0(value)
121 #define MC_DC27(value) 0x01B0(value)
122 #define MC_DC28(value) 0x01C0(value)
123 #define MC_DC29(value) 0x01D0(value)
124 #define MC_DC30(value) 0x01E0(value)
125 #define MC_DC31(value) 0x01F0(value)
126 #define MC_DC32(value) 0x0200(value)
127 #define MC_DC33(value) 0x0210(value)
128 #define MC_DC34(value) 0x0220(value)
129 #define MC_DC35(value) 0x0230(value)
130 #define MC_DC36(value) 0x0240(value)
131 #define MC_DC37(value) 0x0250(value)
132 #define MC_DC38(value) 0x0260(value)
133 #define MC_DC39(value) 0x0270(value)
134 #define MC_DC40(value) 0x0280(value)
135 #define MC_DC41(value) 0x0290(value)
136 #define MC_DC42(value) 0x02A0(value)
137 #define MC_DC43(value) 0x02B0(value)
138 #define MC_DC44(value) 0x02C0(value)
139 #define MC_DC45(value) 0x02D0(value)
140 #define MC_DC46(value) 0x02E0(value)
142 #define RCU_OFFSET 0xBF203000
143 #define RCU_RST_REQ (RCU_OFFSET + 0x0010)
144 #define RCU_STS (RCU_OFFSET + 0x0014)
146 #define CGU_OFFSET 0xBF103000
147 #define PLL0_CFG (CGU_OFFSET + 0x0004)
148 #define PLL1_CFG (CGU_OFFSET + 0x0008)
149 #define PLL2_CFG (CGU_OFFSET + 0x000C)
150 #define CGU_SYS (CGU_OFFSET + 0x0010)
151 #define CGU_UPDATE (CGU_OFFSET + 0x0014)
152 #define IF_CLK (CGU_OFFSET + 0x0018)
153 #define CGU_SMD (CGU_OFFSET + 0x0020)
154 #define CGU_CT1SR (CGU_OFFSET + 0x0028)
155 #define CGU_CT2SR (CGU_OFFSET + 0x002C)
156 #define CGU_PCMCR (CGU_OFFSET + 0x0030)
157 #define PCI_CR_PCI (CGU_OFFSET + 0x0034)
158 #define CGU_OSC_CTRL (CGU_OFFSET + 0x001C)
159 #define CGU_MIPS_PWR_DWN (CGU_OFFSET + 0x0038)
160 #define CLK_MEASURE (CGU_OFFSET + 0x003C)
163 #define pll0_35MHz_CONFIG 0x9D861059
164 #define pll1_35MHz_CONFIG 0x1A260CD9
165 #define pll2_35MHz_CONFIG 0x8000f1e5
166 #define pll0_36MHz_CONFIG 0x1000125D
167 #define pll1_36MHz_CONFIG 0x1B1E0C99
168 #define pll2_36MHz_CONFIG 0x8002f2a1
171 //06063001-joelin disable the PCI CFRAME mask -start
172 /*CFRAME is an I/O signal, in the chip, the output CFRAME is selected via GPIO altsel pins, so if you select MII1 RXD1, the CFRAME will not come out.
173 But the CFRAME input still take the signal from the pad and not disabled when altsel choose other function. So when MII1_RXD1 is low from other device, the EBU interface will be disabled.
175 The chip function in such a way that disable the CFRAME mask mean EBU not longer check CFRAME to be the device using the bus.
176 The side effect is the entire PCI block will see CFRAME low all the time meaning PCI cannot use the bus at all so no more PCI function.
178 #define PCI_CR_PR_OFFSET 0xBE105400
179 #define PCI_CR_PCI_MOD_REG (PCI_CR_PR_OFFSET + 0x0030)
180 #define PCI_CONFIG_SPACE 0xB7000000
181 #define CS_CFM (PCI_CONFIG_SPACE + 0x6C)
182 //06063001-joelin disable the PCI CFRAME mask -end
187 * void ebu_init(long)
189 * a0 has the clock value we are going to run at
202 * void cgu_init(long)
204 * a0 has the clock value
211 beq t2,a0,freq_up2date
217 beq t2,0x00020000,boot_36MHZ
221 li t2, pll0_35MHz_CONFIG
224 li t2, pll1_35MHz_CONFIG
227 li t2, pll2_35MHz_CONFIG
238 li t2, pll0_36MHz_CONFIG
241 li t2, pll1_36MHz_CONFIG
244 li t2, pll2_36MHz_CONFIG
263 * void sdram_init(long)
265 * a0 has the clock value
271 /* SDRAM Initialization
275 /* Clear Error log registers */
276 sw zero, MC_ERRCAUSE(t1)
277 sw zero, MC_ERRADDR(t1)
279 /* Enable SDRAM module in memory controller */
280 li t3, MC_SDRAM_ENABLE
285 li t1, MC_SDR_MODUL_BASE
287 /* disable the controller */
289 sw t2, MC_CTRLENA(t1)
297 /* Set CAS Latency */
299 sw t2, MC_MRSCODE(t1)
301 /* Set CS0 to SDRAM parameters */
305 /* Set SDRAM latency parameters */
306 li t2, 0x00036325; /* BC PC100 */
307 sw t2, MC_LATENCY(t1)
309 /* Set SDRAM refresh rate */
311 sw t2, MC_TREFRESH(t1)
313 /* Clear Power-down registers */
314 sw zero, MC_SELFRFSH(t1)
316 /* Finally enable the controller */
318 sw t2, MC_CTRLENA(t1)
328 * void ddrram_init(long)
330 * a0 has the clock value
336 /* DDR-DRAM Initialization
340 /* Clear Error log registers */
341 sw zero, MC_ERRCAUSE(t1)
342 sw zero, MC_ERRADDR(t1)
344 /* Enable DDR module in memory controller */
345 li t3, MC_DDRRAM_ENABLE
350 li t1, MC_DDR_MODUL_BASE
352 /* Write configuration to DDR controller registers */
506 /* EBU, CGU and SDRAM/DDR-RAM Initialization.
509 /* We rely on the fact that neither cgu_init() nor sdram_init()
512 #ifdef DANUBE_BOOT_FROM_EBU
513 #ifdef DANUBE_DDR_RAM_166M
515 /* 0xe8 means CPU0/CPU1 333M, DDR 167M, FPI 83M, PPE 240M */
525 #ifdef DDR_SAMSUNG_166M
535 #ifdef DANUBE_DDR_RAM_133M
542 /*TODO:liupeng add this define !!!! */
544 #define DANUBE_BOOT_FROM_EBU
545 #define DANUBE_USE_DDR_RAM
548 //06063001-joelin disable the PCI CFRAME mask-start
549 #ifdef DISABLE_CFRAME
550 li t1, PCI_CR_PCI //mw bf103034 80000000
554 li t1, PCI_CR_PCI_MOD_REG //mw be105430 103
558 li t1, CS_CFM //mw b700006c 0
562 li t1, PCI_CR_PCI_MOD_REG //mw be105430 103
566 //06063001-joelin disable the PCI CFRAME mask-end
568 #ifdef DANUBE_BOOT_FROM_EBU
569 #ifdef DANUBE_USE_DDR_RAM